![Texas Instruments AM1808 Скачать руководство пользователя страница 385](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_1094558385.webp)
Col. 0
Col. 1
Col. 2
Col. 3
Col. 4
Col. M−1
Col. M
Row 1, bank 0
Row 2, bank 0
Row 3, bank 0
Row N, bank 0
Row 2, bank 1
Row 1, bank 1
Row 3, bank 1
Row N, bank 1
Row 3, bank P
Row 2, bank P
Row 1, bank P
Row N, bank P
Architecture
385
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
DDR2/mDDR Memory Controller
Figure 14-13. Address Mapping Diagram (IBANKPOS = 1)
NOTE: M is number of columns (as determined by PAGESIZE) minus 1, P is number of banks (as determined by
IBANK) minus 1, and N is number of rows (as determined by ROWSIZE) minus 1.