Registers
1577
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Universal Parallel Port (uPP)
32.3.21 uPP DMA Channel Q Descriptor 2 Register (UPQD2)
The uPP DMA channel Q descriptor 2 register (UPQD2) programs the offset address between lines within
the DMA Channel Q window. Note that the 3 lower bits are read-only and always equal 0, so that the line
offset address is aligned to a multiple of 8 bytes, similar to the window address in UPQD0. Writing a value
of 0 to UPQD2 effectively repeats the same (first) line
UPQD1.LNCNT
times. The UPQD2 is shown in
and described in
.
Figure 32-36. uPP DMA Channel Q Descriptor 2 Register (UPID2)
31
16
Reserved
R-0
15
3
2
0
LNOFFSETH
LNOFFSET
R/W-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 32-31. uPP DMA Channel Q Descriptor 2 Register (UPID2) Field Descriptions
Bit
Field
Value
Description
31-16
Reserved
0
Reserved
15-3
LNOFFSETH
0-1FFFh
Line Offset Address MSBs. Sets the 13 most-significant bits of the offset address (in bytes)
between lines in the DMA Channel Q window. This is a signed 2s-complement value.
2-0
LNOFFSET
0
Line Offset Address LSBs. Forces the line offset address to align to a multiple of 8 bytes (64-bit
alignment).