
Registers
1559
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Universal Parallel Port (uPP)
Table 32-14. uPP Channel Control Register (UPCTL) Field Descriptions (continued)
Bit
Field
Value
Description
20-18
DPWA
0-7h
Channel A bit width. Applies only if IWA = 1.
0
No data packing (8-bit or 16-bit case)
1h
9-bit data format
2h
10-bit data format
3h
11-bit data format
4h
12-bit data format
5h
13-bit data format
6h
14-bit data format
7h
15-bit data format
17
IWA
Channel A interface width. Controls whether Channel A performs 8-bit or 16-bit transactions.
0
8-bit interface
1
16-bit interface
16
DRA
Channel A data rate. Controls whether Channel A operates at single or double rate.
0
Single data rate
1
Double data rate
15-5
Reserved
0
Reserved
4
DDRDEMUX
Double data rate demultiplexing mode. Only applies when DRA = 1.
0
Disable. Each peripheral channel is associated with its own DMA channel.
1
Enable. Both DMA channels service peripheral Channel A. Requires CHN = 0 and MODE = 0 or 1.
3
SDRTXIL
Single data rate transmit interleave mode. Only applies when DRA = 0.
0
Disable. Each peripheral channel is associated with its own DMA channel.
1
Enable. Both DMA channels service peripheral Channel A. Requires CHN = 0 and MODE = 1.
2
CHN
Interface channel number. Controls whether one or both interface channels (A, B) are active.
0
Single channel mode. Only Channel A is active.
1
Dual channel mode. Channel A and Channel B are both active.
1-0
MODE
0-3h
Operating mode. Controls the direction each active interface channel operates.
0
All receive mode
1h
All transmit mode
2h
Duplex Mode 0. Channel A receives and Channel B transmits. Requires CHN = 1.
3h
Duplex Mode 1. Channel A transmits and Channel B receives. Requires CHN = 1.