SPIx_CLK
(i)
SPI
CLK
(ii)
x_
SPI
CLK
(iii)
x_
SPI
CLK
(iv)
x_
SPI
ENA
x_
a
(<T2EDELAY)
b
(WDELAY)
Case 1
SPI
CLK
(i)
x_
SPI
CLK
(ii)
x_
SPI
CLK
(iii)
x_
SPI
CLK
(iv)
x_
SPI
ENA
x_
c
(T2EDELAY)
d
(WDELAY)
Deasserted
Case 2
Desync error set
SPI
CLK
(i)
x_
SPI
CLK
(ii)
x_
SPI
CLK
(iii)
x_
SPI
CLK
(iv)
x_
SPI
ENA
x_
e
(T2EDELAY)
f
(WDELAY)
Deasserted
Case 3
Desync error set
Deasserted
Architecture
1437
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Serial Peripheral Interface (SPI)
Figure 29-15. SPI 4-Pin with SPIx_ENA Mode Demonstrating T2EDELAY and WDELAY