![Texas Instruments AM1808 Скачать руководство пользователя страница 1302](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_10945581302.webp)
Registers
1302
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Multimedia Card (MMC)/Secure Digital (SD) Card Controller
26.4.5 MMC Interrupt Mask Register (MMCIM)
The MMC interrupt mask register (MMCIM) is used to enable (bit = 1) or disable (bit = 0) status interrupts.
If an interrupt is enabled, the transition from 0 to 1 of the corresponding interrupt bit in the MMC status
register 0 (MMCST0) can cause an interrupt signal to be sent to the CPU.
The MMC interrupt mask register (MMCIM) is shown in
and described in
Figure 26-21. MMC Interrupt Mask Register (MMCIM)
31
16
Reserved
R-0
15
14
13
12
11
10
9
8
Reserved
ECCS
ETRNDNE
EDATED
EDRRDY
EDXRDY
Reserved
R-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R-0
7
6
5
4
3
2
1
0
ECRCRS
ECRCRD
ECRCWR
ETOUTRS
ETOUTRD
ERSPDNE
EBSYDNE
EDATDNE
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 26-10. MMC Interrupt Mask Register (MMCIM) Field Descriptions
Bit
Field
Value
Description
31-14
Reserved
0
Reserved
13
ECCS
Command completion signal interrupt enable.
0
Command completion signal interrupt is disabled.
1
Command completion signal interrupt is enabled.
12
ETRNDNE
Transfer done (TRNDNE) interrupt enable.
0
Transfer done interrupt is disabled.
1
Transfer done interrupt is enabled.
11
EDATED
MMCSD_DAT3 edge detect (DATED) interrupt enable.
0
MMCSD_DAT3 edge detect interrupt is disabled.
1
MMCSD_DAT3 edge detect interrupt is enabled.
10
EDRRDY
Data receive register ready (DRRDY) interrupt enable.
0
Data receive register ready interrupt is disabled.
1
Data receive register ready interrupt is enabled.
9
EDXRDY
Data transmit register (MMCDXR) ready interrupt enable.
0
Data transmit register ready interrupt is disabled.
1
Data transmit register ready interrupt is enabled.
8
Reserved
0
Reserved
7
ECRCRS
Response CRC error (CRCRS) interrupt enable.
0
Response CRC error interrupt is disabled.
1
Response CRC error interrupt is enabled.
6
ECRCRD
Read-data CRC error (CRCRD) interrupt enable.
0
Read-data CRC error interrupt is disabled.
1
Read-data CRC error interrupt is enabled.
5
ECRCWR
Write-data CRC error (CRCWR) interrupt enable.
0
Write-data CRC error interrupt is disabled.
1
Write-data CRC error interrupt is disabled.