56
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
List of Tables
8-23.
PSC0 Module Control
n
Register (MDCTL
n
) Field Descriptions
...................................................
8-24.
PSC1 Module Control
n
Register (MDCTL
n
) Field Descriptions
...................................................
9-1.
Power Management Features
...........................................................................................
10-1.
Master IDs
.................................................................................................................
10-2.
Default Master Priority
...................................................................................................
10-3.
System Configuration Module 0 (SYSCFG0) Registers
.............................................................
10-4.
System Configuration Module 1 (SYSCFG1) Registers
.............................................................
10-5.
Revision Identification Register (REVID) Field Descriptions
........................................................
10-6.
Device Identification Register 0 (DEVIDR0) Field Descriptions
....................................................
10-7.
Boot Configuration Register (BOOTCFG) Field Descriptions
.......................................................
10-8.
Chip Revision Identification Register (CHIPREVIDR) Field Descriptions
.........................................
10-9.
Kick 0 Register (KICK0R) Field Descriptions
.........................................................................
10-10. Kick 1 Register (KICK1R) Field Descriptions
.........................................................................
10-11. Host 0 Configuration Register (HOST0CFG) Field Descriptions
...................................................
10-12. Interrupt Raw Status/Set Register (IRAWSTAT) Field Descriptions
...............................................
10-13. Interrupt Enable Status/Clear Register (IENSTAT) Field Descriptions
............................................
10-14. Interrupt Enable Register (IENSET) Field Descriptions
..............................................................
10-15. Interrupt Enable Clear Register (IENCLR) Field Descriptions
......................................................
10-16. End of Interrupt Register (EOI) Field Descriptions
...................................................................
10-17. Fault Address Register (FLTADDRR) Field Descriptions
...........................................................
10-18. Fault Status Register (FLTSTAT) Field Descriptions
................................................................
10-19. Master Priority 0 Register (MSTPRI0) Field Descriptions
...........................................................
10-20. Master Priority 1 Register (MSTPRI1) Field Descriptions
...........................................................
10-21. Master Priority 2 Register (MSTPRI2) Field Descriptions
...........................................................
10-22. Pin Multiplexing Control 0 Register (PINMUX0) Field Descriptions
................................................
10-23. Pin Multiplexing Control 1 Register (PINMUX1) Field Descriptions
................................................
10-24. Pin Multiplexing Control 2 Register (PINMUX2) Field Descriptions
................................................
10-25. Pin Multiplexing Control 3 Register (PINMUX3) Field Descriptions
................................................
10-26. Pin Multiplexing Control 4 Register (PINMUX4) Field Descriptions
................................................
10-27. Pin Multiplexing Control 5 Register (PINMUX5) Field Descriptions
................................................
10-28. Pin Multiplexing Control 6 Register (PINMUX6) Field Descriptions
................................................
10-29. Pin Multiplexing Control 7 Register (PINMUX7) Field Descriptions
................................................
10-30. Pin Multiplexing Control 8 Register (PINMUX8) Field Descriptions
................................................
10-31. Pin Multiplexing Control 9 Register (PINMUX9) Field Descriptions
................................................
10-32. Pin Multiplexing Control 10 Register (PINMUX10) Field Descriptions
.............................................
10-33. Pin Multiplexing Control 11 Register (PINMUX11) Field Descriptions
.............................................
10-34. Pin Multiplexing Control 12 Register (PINMUX12) Field Descriptions
.............................................
10-35. Pin Multiplexing Control 13 Register (PINMUX13) Field Descriptions
.............................................
10-36. Pin Multiplexing Control 14 Register (PINMUX14) Field Descriptions
.............................................
10-37. Pin Multiplexing Control 15 Register (PINMUX15) Field Descriptions
.............................................
10-38. Pin Multiplexing Control 16 Register (PINMUX16) Field Descriptions
.............................................
10-39. Pin Multiplexing Control 17 Register (PINMUX17) Field Descriptions
.............................................
10-40. Pin Multiplexing Control 18 Register (PINMUX18) Field Descriptions
.............................................
10-41. Pin Multiplexing Control 19 Register (PINMUX19) Field Descriptions
.............................................
10-42. Suspend Source Register (SUSPSRC) Field Descriptions
.........................................................
10-43. Chip Signal Register (CHIPSIG) Field Descriptions
..................................................................
10-44. Chip Signal Clear Register (CHIPSIG_CLR) Field Descriptions
...................................................
10-45. Chip Configuration 0 Register (CFGCHIP0) Field Descriptions
....................................................
10-46. Chip Configuration 1 Register (CFGCHIP1) Field Descriptions
....................................................