![Texas Instruments AM1808 Скачать руководство пользователя страница 1469](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_10945581469.webp)
CLKSRC12
ENAMODE
n
Peripheral bus
Equality
comparator
Count
enable
Timer period
register
Timer counter
register
Pulse generator
Internal clock
TDDR34 bits
PSC34 bits
TM64P_IN12
External
clock/event
Input clock
0
1
TIM RS
n
Timer interrupt to
CPU interrupt controller
Timer event
to DMA controller
Timer reload
registers
Output event to device reset
Output event to TM64P_OUT12
Compare registers
Introduction
1469
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
64-Bit Timer Plus
30.1.3 Block Diagram
A block diagram of the timer is shown in
. Detailed information about the architecture and
operation of the timers is in
and
.
Figure 30-1. Timer Block Diagram
30.1.4 Industry Standard Compatibility Statement
This peripheral is not intended to conform to any specific industry standard.
Architecture
30.1.5 Architecture – General-Purpose Timer Mode
This section describes the timer in the general-purpose (GP) timer mode.
30.1.5.1 Backward Compatible Mode
The Timer Plus supports the following additional features over the other timers:
•
External clock/event input
•
Period reload
•
External event capture mode
•
Timer counter register read reset mode
•
Timer counter capture registers
•
Register for interrupt/DMA generation control and status
By default, period reload, external event capture mode, timer counter register read reset mode, timer
counter capture registers, and interrupt/DMA/TM64P_OUT generation control and status are not available.
To enable these features, you must set the PLUSEN bit in the timer global control register (TGCR). These
features are described throughout the following sections. External clock/event input is always available,
regardless of the state of the backward compatible bit.