Registers
357
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Programmable Real-Time Unit Subsystem (PRUSS)
Table 13-45. PRUSS Interrupt Controller (INTC) Registers (continued)
Address Offset
Register Name
Description
D84h
TYPE1
System Interrupt Type Register 1
1100h to 1128h
HOSTINTNSTLVL0 to HOSTINTNSTLVL9
Host Interrupt Nesting Level Registers 0-9
1500h
HOSTINTEN
Host Interrupt Enable Register
13.8.2.1 REVID Register (Offset = 0h)
The Revision Register contains the ID and revision information.
Table 13-46. REVID Register
31
0
REV
R/O-1
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 13-47. REVID Register Field Descriptions
Bit
Field
Type
Reset
Description
31-0
REV
R/O
1
Revision ID
13.8.2.2 CONTROL Register (Offset = 4h)
The Control Register holds global control parameters and can forces a soft reset on the module.
Table 13-48. CONTROL Register
31
4
3
2
1
0
RESERVED
NEST
MODE
RESE
RVED
R-0
R/W-0
R-0
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 13-49. CONTROL Register Field Descriptions
Bit
Field
Type
Reset
Description
31-4
RESERVED
R
0
3-2
NESTMODE
R/W
0
The nesting mode.
0 = no nesting
1 = automatic individual nesting (per host interrupt)
2 = automatic global nesting (over all host interrupts)
3 = manual nesting
1-0
RESERVED
R
0
13.8.2.3 GLBLEN Register (Offset = 10h)
The Global Enable Register enables all the host interrupts. Individual host interrupts are still enabled or
disabled from their individual enables and are not overridden by the global enable.
Table 13-50. GLBLEN Register
31
1
0
RESERVED
ENABLE
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset