PLLC Registers
151
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Phase-Locked Loop Controller (PLLC)
7.3.23 PLL Post-Divider Control Register (POSTDIV)
The PLL post-divider control register (POSTDIV) is shown in
and described in
Figure 7-24. PLL Post-Divider Control Register (POSTDIV)
31
16
Reserved
R-0
15
14
5
4
0
POSTDEN
Reserved
RATIO
R/W-1
R-0
R/W-1
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 7-26. PLL Post-Divider Control Register (POSTDIV) Field Descriptions
Bit
Field
Value
Description
31-16
Reserved
0
Reserved
15
POSTDEN
Post-divider enable.
0
Post-divider is disabled.
1
Post-divider is enabled.
14-5
Reserved
0
Reserved
4-0
RATIO
0-1Fh
Divider ratio. Divider Value = RATIO + 1. RATIO defaults to 1 (PLL post-divide by 2).
7.3.24 PLL Controller Command Register (PLLCMD)
The PLL controller command register (PLLCMD) contains the command bit for phase alignment. A write of
1 initiates the command; a write of 0 clears the bit, but has no effect. PLLCMD is shown in
and described in
.
Figure 7-25. PLL Controller Command Register (PLLCMD)
31
16
Reserved
R-0
15
1
0
Reserved
GOSET
R-0
R/W0C-0
LEGEND: R/W = Read/Write; R = Read only; W0C = Write 0 to clear bit; -
n
= value after reset
Table 7-27. PLL Controller Command Register (PLLCMD) Field Descriptions
Bit
Field
Value
Description
31-1
Reserved
0
Reserved
0
GOSET
GO bit for phase alignment.
0
Clear bit (no effect)
1
Phase alignment