Registers
947
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
General-Purpose Input/Output (GPIO)
Figure 20-38. GPIO Bank 8 Clear Rise Trigger Register (CLR_RIS_TRIG8)
31
16
Reserved
R/W-0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
GP8P15 GP8P14 GP8P13 GP8P12 GP8P11 GP8P10
GP8P9
GP8P8
GP8P7
GP8P6
GP8P5
GP8P4
GP8P3
GP8P2
GP8P1
GP8P0
R/W-0
LEGEND: R/W = Read/Write; -
n
= value after reset
Table 20-11. GPIO Clear Rising Edge Interrupt Register (CLR_RIS_TRIGn) Field Descriptions
Bit
Field
Value
Description
31-0
GP
k
P
j
Disable rising edge interrupt detection on GP
k
[
j
]. Reading the GP
k
P
j
bit in either SET_RIS_TRIG
n
or
CLR_RIS_TRIG
n
always returns an indication of whether the rising edge interrupt generation function is
enabled for GP
k
[
j
]. Therefore, this bit will be one in both registers if the function is enabled, and zero in
both registers if the function is disabled.
0
No effect.
1
No interrupt is caused by a low-to-high transition on GP
k
[
j
].