Registers
413
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
DDR2/mDDR Memory Controller
14.4.8 Performance Counter 1 Register (PC1)
For debug or gathering performance statistics, the PC1 and PC2 counters and associated configuration
registers are provided. These are intended for debug and analysis only. By configuring the performance
counter configuration register (PCC) to define the type of statistics to gather and configuring the
performance counter master region select register (PCMRS) to filter accesses only to specific chip select
regions, performing system applications and then reading these counters, different statistics can be
gathered. To reset the counters, you must reset (mod_g_rst_n) the DDR2/mDDR memory controller
through the PSC. For details on the PSC, see the
Power and Sleep Controller (PSC)
chapter.
The performance counter 1 register (PC1) is shown in
and described in
.
Figure 14-27. Performance Counter 1 Register (PC1)
31
0
Counter1
R-0
LEGEND: R = Read only; -
n
= value after reset
Table 14-30. Performance Counter 1 Register (PC1) Field Descriptions
Bit
Field
Value
Description
31-0
Counter1
0-FFFF FFFFh
32-bit counter that can be configured as specified in the performance counter configuration
register (PCC) and the performance counter master region select register (PCMRS).
14.4.9 Performance Counter 2 Register (PC2)
The performance counter 2 register (PC2) is shown in
and described in
.
Figure 14-28. Performance Counter 2 Register (PC2)
31
0
Counter2
R-0
LEGEND: R = Read only; -
n
= value after reset
Table 14-31. Performance Counter 2 Register (PC2) Field Descriptions
Bit
Field
Value
Description
31-0
Counter2
0-FFFF FFFFh
32-bit counter that can be configured as specified in the performance counter configuration
register (PCC) and the performance counter master region select register (PCMRS).