![Texas Instruments AM1808 Скачать руководство пользователя страница 1579](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_10945581579.webp)
Registers
1579
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Universal Parallel Port (uPP)
32.3.24 uPP DMA Channel Q Status 2 Register (UPQS2)
The uPP DMA channel Q status 2 register (UPQS2) reports the status of the current DMA Channel Q
transfer. The PEND bit is used to determine when a new transfer may be programmed into the into the
uPP DMA channel Q descriptor registers (UPQD
n
). The UPQS2 is shown in
and described
in
Figure 32-39. uPP DMA Channel Q Status 2 Register (UPQS2)
31
16
Reserved
R-0
15
8
7
4
3
2
1
0
Reserved
WM
Reserved
PEND
ACT
R-0
R-0
R-0
R-0
R-0
LEGEND: R = Read only; -
n
= value after reset
Table 32-34. uPP DMA Channel Q Status 2 Register (UPQS2) Field Descriptions
Bit
Field
Value
Description
31-8
Reserved
0
Reserved
7-4
WM
0-Fh
DMA Watermark. When the associated interface channel operates in receive mode, this field records
the maximum FIFO block occupancy reached during any transaction. When the associated interface
channel operates in transmit mode, this field records the FIFO block emptiness and is overwritten every
uPP interface clock cycle.
3-2
Reserved
0
Reserved
1
PEND
DMA Transfer Pending. Reports whether another DMA transfer is pending for DMA Channel Q. This
field must be low before another transfer may be programmed.
0
No transfer pending. Channel Q descriptors may be written.
1
Transfer pending. Channel Q descriptors may not be written.
0
ACT
DMA Active. Reports the current status of DMA Channel Q. This field should not be used to determine
whether the DMA Channel Q descriptors are programmable; use the PEND bit instead.
0
DMA is inactive.
1
DMA is active.