SYSCFG Registers
265
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
System Configuration (SYSCFG) Module
10.5.12 Chip Signal Register (CHIPSIG)
Interrupts to the ARM may be generated by setting one of the four CHIPSIG[3-0] bits in the chip signal
register (CHIPSIG). Writing a 1 to these bits sets the interrupts, writing a 0 has no effect. Reads return the
value of these bits and can also be used as status bits. The CHIPSIG is shown in
and
described in
Figure 10-39. Chip Signal Register (CHIPSIG)
31
16
Reserved
R-0
15
5
4
3
2
1
0
Reserved
Rsvd
CHIPSIG3
CHIPSIG2
CHIPSIG1
CHIPSIG0
R-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 10-43. Chip Signal Register (CHIPSIG) Field Descriptions
Bit
Field
Value
Description
31-5
Reserved
0
Reserved
4
Reserved
0
Reserved. Write the default value when modifying this register.
3
CHIPSIG3
Asserts SYSCFG_CHIPINT3 interrupt.
0
No effect
1
Asserts interrupt
2
CHIPSIG2
Asserts SYSCFG_CHIPINT2 interrupt.
0
No effect
1
Asserts interrupt
1
CHIPSIG1
Asserts SYSCFG_CHIPINT1 interrupt.
0
No effect
1
Asserts interrupt
0
CHIPSIG0
Asserts SYSCFG_CHIPINT0 interrupt.
0
No effect
1
Asserts interrupt