Registers
363
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Programmable Real-Time Unit Subsystem (PRUSS)
13.8.2.18 ENABLECLR0 Register (Offset = 380h)
The System Interrupt Enable Clear Register disables system interrupts to map to channels. System
interrupts that are not enabled do not interrupt the host. There is a bit per system interrupt.
Table 13-80. ENABLECLR0 Register
31
0
ENABLE
W/C-0
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 13-81. ENABLECLR0 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-0
ENABLE
W/C
0
System interrupt enables system interrupts 0 to 31.
Read returns the enable value (0 = disabled, 1 = enabled) Write a 1 in a bit
position to clear that enable. Writing a 0 has no effect.
13.8.2.19 ENABLECLR1 Register (Offset = 384h)
The System Interrupt Enable Clear Register disables system interrupts to map to channels. System
interrupts that are not enabled do not interrupt the host. There is a bit per system interrupt.
Table 13-82. ENABLECLR1 Register
31
0
ENABLE
W/C-0
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 13-83. ENABLECLR1 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-0
ENABLE
W/C
0
System interrupt enables system interrupts 32 to 63.
Read returns the enable value (0 = disabled, 1 = enabled) Write a 1 in a bit
position to clear that enable. Writing a 0 has no effect.
13.8.2.20 CHANMAP0 to CHANMAP15 Register (Offset = 400h to 440h)
The Channel Map Registers specify the channel for each system interrupt. There is one register per 4
system interrupts.
Table 13-84. CHANMAP0 to CHANMAP15 Register
31
24 23
16 15
8
7
0
SYSN3_MAP
SYSN2_MAP
SYSN1_MAP
SYSN_MAP
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 13-85. CHANMAP0 to CHANMAP15 Register Field Descriptions
Bit
Field
Type
Reset
Description
31-24
SYSN3_MAP
R/W
0
Sets the channel for the system interrupt N + 3.
23-16
SYSN2_MAP
R/W
0
Sets the channel for the system interrupt N + 2.
15-8
SYSN1_MAP
R/W
0
Sets the channel for the system interrupt N + 1.
7-0
SYSN_MAP
R/W
0
Sets the channel for the system interrupt N.