42
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
List of Figures
23-34. Vertical Back Porch (VBP)
.............................................................................................
23-35. LCD Raster Timing Register 2 (RASTER_TIMING_2)
.............................................................
23-36. SYNC_CTRL = 0, IPC = 1 in TFT Mode
.............................................................................
23-37. SYNC_CTRL = 1, SYNC_EDGE = 0, and IPC = 1
.................................................................
23-38. LCD Raster Subpanel Display Register (RASTER_SUBPANEL)
................................................
23-39. Subpanel Display: SPEN = 1, HOLS = 1
............................................................................
23-40. Subpanel Display: SPEN = 1, HOLS = 0
............................................................................
23-41. LCD DMA Control Register (LCDDMA_CTRL)
......................................................................
23-42. LCD DMA Frame Buffer
n
Base Address Register (LCDDMA_FB
n
_BASE)
....................................
23-43. LCD DMA Frame Buffer
n
Ceiling Address Register (LCDDMA_FB
n
_CEILING)
..............................
24-1.
McASP Block Diagram
.................................................................................................
24-2.
McASP to Parallel 2-Channel DACs
.................................................................................
24-3.
McASP to 6-Channel DAC and 2-Channel DAC
....................................................................
24-4.
McASP to Digital Amplifier
.............................................................................................
24-5.
McASP as Digital Audio Encoder
....................................................................................
24-6.
TDM Format–6 Channel TDM Example
..............................................................................
24-7.
TDM Format Bit Delays from Frame Sync
...........................................................................
24-8.
Inter-IC Sound (I2S) Format
...........................................................................................
24-9.
Biphase-Mark Code (BMC)
............................................................................................
24-10. S/PDIF Subframe Format
..............................................................................................
24-11. S/PDIF Frame Format
..................................................................................................
24-12. Definition of Bit, Word, and Slot
.......................................................................................
24-13. Bit Order and Word Alignment Within a Slot Examples
............................................................
24-14. Definition of Frame and Frame Sync Width
.........................................................................
24-15. Transmit Clock Generator Block Diagram
...........................................................................
24-16. Receive Clock Generator Block Diagram
............................................................................
24-17. Frame Sync Generator Block Diagram
..............................................................................
24-18. Individual Serializer and Connections Within McASP
..............................................................
24-19. Receive Format Unit
....................................................................................................
24-20. Transmit Format Unit
...................................................................................................
24-21. McASP I/O Pin Control Block Diagram
...............................................................................
24-22. McASP I/O Pin to Control Register Mapping
........................................................................
24-23. Burst Frame Sync Mode
................................................................................................
24-24. Transmit DMA Event (AXEVT) Generation in TDM Time Slots
...................................................
24-25. DSP Service Time Upon Transmit DMA Event (AXEVT)
..........................................................
24-26. DSP Service Time Upon Receive DMA Event (AREVT)
...........................................................
24-27. DMA Events in an Audio Example–Two Events
....................................................................
24-28. McASP Audio FIFO (AFIFO) Block Diagram
........................................................................
24-29. Data Flow Through Transmit Format Unit
...........................................................................
24-30. Data Flow Through Receive Format Unit
............................................................................
24-31. Audio Mute (AMUTE) Block Diagram
.................................................................................
24-32. Transmit Clock Failure Detection Circuit Block Diagram
...........................................................
24-33. Receive Clock Failure Detection Circuit Block Diagram
...........................................................
24-34. Serializers in Loopback Mode
.........................................................................................
24-35. Revision Identification Register (REV)
...............................................................................
24-36. Pin Function Register (PFUNC)
.......................................................................................
24-37. Pin Direction Register (PDIR)
..........................................................................................
24-38. Pin Data Output Register (PDOUT)
...................................................................................
24-39. Pin Data Input Register (PDIN)
........................................................................................