![Texas Instruments AM1808 Скачать руководство пользователя страница 8](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_1094558008.webp)
8
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Contents
14.4.3
SDRAM Refresh Control Register (SDRCR)
................................................................
14.4.4
SDRAM Timing Register 1 (SDTIMR1)
......................................................................
14.4.5
SDRAM Timing Register 2 (SDTIMR2)
......................................................................
14.4.6
SDRAM Configuration Register 2 (SDCR2)
.................................................................
14.4.7
Peripheral Bus Burst Priority Register (PBBPR)
............................................................
14.4.8
Performance Counter 1 Register (PC1)
.....................................................................
14.4.9
Performance Counter 2 Register (PC2)
.....................................................................
14.4.10
Performance Counter Configuration Register (PCC)
.....................................................
14.4.11
Performance Counter Master Region Select Register (PCMRS)
.......................................
14.4.12
DDR PHY Reset Control Register (DRPYRCR)
..........................................................
14.4.13
Interrupt Raw Register (IRR)
................................................................................
14.4.14
Interrupt Masked Register (IMR)
............................................................................
14.4.15
Interrupt Mask Set Register (IMSR)
........................................................................
14.4.16
Interrupt Mask Clear Register (IMCR)
......................................................................
14.4.17
DDR PHY Control Register (DRPYC1R)
...................................................................
15
Enhanced Capture (eCAP) Module
......................................................................................
15.1
Introduction
................................................................................................................
15.1.1
Purpose of the Peripheral
.....................................................................................
15.1.2
Features
..........................................................................................................
15.2
Architecture
................................................................................................................
15.2.1
Capture and APWM Operating Mode
........................................................................
15.2.2
Capture Mode Description
.....................................................................................
15.3
Applications
...............................................................................................................
15.3.1
Absolute Time-Stamp Operation Rising Edge Trigger Example
.........................................
15.3.2
Absolute Time-Stamp Operation Rising and Falling Edge Trigger Example
...........................
15.3.3
Time Difference (Delta) Operation Rising Edge Trigger Example
.......................................
15.3.4
Time Difference (Delta) Operation Rising and Falling Edge Trigger Example
.........................
15.3.5
Application of the APWM Mode
..............................................................................
15.4
Registers
...................................................................................................................
15.4.1
Time-Stamp Counter Register (TSCTR)
.....................................................................
15.4.2
Counter Phase Control Register (CTRPHS)
................................................................
15.4.3
Capture 1 Register (CAP1)
....................................................................................
15.4.4
Capture 2 Register (CAP2)
....................................................................................
15.4.5
Capture 3 Register (CAP3)
....................................................................................
15.4.6
Capture 4 Register (CAP4)
....................................................................................
15.4.7
ECAP Control Register 1 (ECCTL1)
.........................................................................
15.4.8
ECAP Control Register 2 (ECCTL2)
.........................................................................
15.4.9
ECAP Interrupt Enable Register (ECEINT)
.................................................................
15.4.10
ECAP Interrupt Flag Register (ECFLG)
....................................................................
15.4.11
ECAP Interrupt Clear Register (ECCLR)
...................................................................
15.4.12
ECAP Interrupt Forcing Register (ECFRC)
................................................................
15.4.13
Revision ID Register (REVID)
...............................................................................
16
Enhanced High-Resolution Pulse-Width Modulator (eHRPWM)
...............................................
16.1
Introduction
................................................................................................................
16.1.1
Introduction
......................................................................................................
16.1.2
Submodule Overview
..........................................................................................
16.1.3
Register Mapping
...............................................................................................
16.2
Architecture
................................................................................................................
16.2.1
Overview
.........................................................................................................
16.2.2
Proper Interrupt Initialization Procedure
.....................................................................
16.2.3
Time-Base (TB) Submodule
...................................................................................
16.2.4
Counter-Compare (CC) Submodule
..........................................................................
16.2.5
Action-Qualifier (AQ) Submodule
.............................................................................