![Texas Instruments AM1808 Скачать руководство пользователя страница 58](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_1094558058.webp)
58
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
List of Tables
11-39. Host Interrupt Enable Register (HIER) Field Descriptions
..........................................................
11-40. Host Interrupt Prioritized Vector Register 1 (HIPVR1) Field Descriptions
.........................................
11-41. Host Interrupt Prioritized Vector Register 2 (HIPVR2) Field Descriptions
.........................................
13-1.
Constants Table
...........................................................................................................
13-2.
Abbreviations for Instruction Descriptions
.............................................................................
13-3.
Load/Store Instructions
..................................................................................................
13-4.
Arithmetic Instructions
....................................................................................................
13-5.
Logical Instructions
.......................................................................................................
13-6.
Program Flow Control Instructions
.....................................................................................
13-7.
Format 1a: (All Arithmetic and Logical Functions – Register Op2)
.................................................
13-8.
Format 1b: (All Arithmetic and Logical Functions – Immediate Op2)
..............................................
13-9.
Format 2
...................................................................................................................
13-10. Format 2a: (JMP,JAL – Register Op2)
.................................................................................
13-11. Format 2b: (JMP, JAL – Immediate Op2)
.............................................................................
13-12. Format 2c: (LDI)
...........................................................................................................
13-13. Format 2d: (LMBD - Leftmost Bit Detect - Register Op2)
...........................................................
13-14. Format 2e: (LMBD - Immediate Op2)
..................................................................................
13-15. Format 2f: (SCAN - Register Op2)
.....................................................................................
13-16. Format 2g: (SCAN - Immediate Op2)
..................................................................................
13-17. Format 2h: (HALT)
........................................................................................................
13-18. Format 2i: (SLP)
..........................................................................................................
13-19. Format 4a: (Quick Arithmetic Test and Branch – Register Op2)
...................................................
13-20. Format 4b: (Quick Arithmetic Test and Branch – Immediate Op2)
.................................................
13-21. Format 5a: (Quick Bit Test and Branch – Register Op2)
............................................................
13-22. Format 5b: (Quick Bit Test and Branch – Immediate Op2)
.........................................................
13-23. Format 6a: (LBBO/SBBO - Register Offset)
...........................................................................
13-24. Format 6b: (LBBO/SBBO - Immediate Offset)
........................................................................
13-25. Format 6c: (LBCO/SBCO - Register Offset)
..........................................................................
13-26. Format 6d: (LBCO/SBCO - Immediate Offset)
........................................................................
13-27. PRUSS System Events [0:31] Assignments
..........................................................................
13-28. ARM Interrupt Controller Mapping
......................................................................................
13-29. DSP Interrupt Controller Mapping
......................................................................................
13-30. Local Instruction Space Memory Map
.................................................................................
13-31. Local Data Space Memory Map
........................................................................................
13-32. Subsystem Global Memory Map
........................................................................................
13-33. PRU Control/Status Register Memory Map
..........................................................................
13-34. CONTROL Register Field Descriptions
................................................................................
13-35. STATUS Register Field Descriptions
..................................................................................
13-36. WAKEUP Register Field Descriptions
.................................................................................
13-37. CYCLECNT Register Field Descriptions
...............................................................................
13-38. STALLCNT Register Field Descriptions
...............................................................................
13-39. CONTABBLKIDX0 Register Field Descriptions
.......................................................................
13-40. CONTABPROPTR0 Register Field Descriptions
.....................................................................
13-41. CONTABPROPTR1 Register Field Descriptions
.....................................................................
13-42. INTGPR0 to INTGPR31 Register Field Descriptions
................................................................
13-43. INTCTER0 to INTCTER31 Register Field Descriptions
.............................................................
13-44. Instruction RAM Memory Region
.......................................................................................
13-45. PRUSS Interrupt Controller (INTC) Registers
.........................................................................
13-46. REVID Register
...........................................................................................................