![Texas Instruments AM1808 Скачать руководство пользователя страница 311](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_1094558311.webp)
AINTC Registers
311
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
ARM Interrupt Controller (AINTC)
11.4.38 Host Interrupt Prioritized Vector Register 1 (HIPVR1)
The host interrupt prioritized vector register 1 (HIPVR1) shows the interrupt vector address of the highest
priority interrupt pending for FIQ host interrupt. The HIPVR1 is shown in
and described in
.
Figure 11-40. Host Interrupt Prioritized Vector Register 1 (HIPVR1)
31
0
ADDR
R-0
LEGEND: R = Read only; -
n
= value after reset
Table 11-40. Host Interrupt Prioritized Vector Register 1 (HIPVR1) Field Descriptions
Bit
Field
Value
Description
31-0
ADDR
0-FFFF FFFFh
The currently highest priority interrupt vector address across for the FIQ host interrupt.
11.4.39 Host Interrupt Prioritized Vector Register 2 (HIPVR2)
The host interrupt prioritized vector register 2 (HIPVR2) shows the interrupt vector address of the highest
priority interrupt pending for IRQ host interrupt. The HIPVR2 is shown in
and described in
.
Figure 11-41. Host Interrupt Prioritized Vector Register 2 (HIPVR2)
31
0
ADDR
R-0
LEGEND: R = Read only; -
n
= value after reset
Table 11-41. Host Interrupt Prioritized Vector Register 2 (HIPVR2) Field Descriptions
Bit
Field
Value
Description
31-0
ADDR
0-FFFF FFFFh
The currently highest priority interrupt vector address across for the IRQ host interrupt.