SYSCFG Registers
226
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
System Configuration (SYSCFG) Module
Table 10-24. Pin Multiplexing Control 2 Register (PINMUX2) Field Descriptions (continued)
Bit
Field
Value
Description
Type
(1)
19-
16
PINMUX2
_19_16
AXR3/FSX0/GP1[11]/MII_TXD[3] Control
0
Pin is 3-stated.
Z
1h
Selects Function AXR3
I/O
2h
Selects Function FSX0
I/O
3h
Reserved
X
4h
Selects Function GP1[11]
I/O
5h-7h
Reserved
X
8h
Selects Function MII_TXD[3]
O
9h-Fh
Reserved
X
15-
12
PINMUX2
_15_12
AXR4/FSR0/GP1[12]/MII_COL Control
0
Pin is 3-stated.
Z
1h
Selects Function AXR4
I/O
2h
Selects Function FSR0
I/O
3h
Reserved
X
4h
Selects Function GP1[12]
I/O
5h-7h
Reserved
X
8h
Selects Function MII_COL
I
9h-Fh
Reserved
X
11-8
PINMUX2
_11_8
AXR5/CLKX0/GP1[13]/MII_TXCLK Control
0
Pin is 3-stated.
Z
1h
Selects Function AXR5
I/O
2h
Selects Function CLKX0
I/O
3h
Reserved
X
4h
Selects Function GP1[13]
I/O
5h-7h
Reserved
X
8h
Selects Function MII_TXCLK
I
9h-Fh
Reserved
X
7-4
PINMUX2
_7_4
AXR6/CLKR0/GP1[14]/MII_TXEN/PRU0_R31[6]
Control
0
Selects Function PRU0_R31[6]
I
1h
Selects Function AXR6
I/O
2h
Selects Function CLKR0
I/O
3h
Reserved
X
4h
Selects Function GP1[14]
I/O
5h-7h
Reserved
X
8h
Selects Function MII_TXEN
O
9h-Fh
Reserved
X
3-0
PINMUX2
_3_0
AXR7/EPWM1TZ[0]/PRU0_R30[17]/GP1[15]/PR
U0_R31[7] Control
0
Selects Function PRU0_R31[7]
I
1h
Selects Function AXR7
I/O
2h
Selects Function EPWM1TZ[0]
I
3h
Reserved
X
4h
Selects Function PRU0_R30[17]
O
5h-7h
Reserved
X
8h
Selects Function GP1[15]
I/O
9h-Fh
Reserved
X