
41
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
List of Figures
22-20. I2C Slave Address Register (ICSAR)
.................................................................................
22-21. I2C Data Transmit Register (ICDXR)
.................................................................................
22-22. I2C Mode Register (ICMDR)
...........................................................................................
22-23. Block Diagram Showing the Effects of the Digital Loopback Mode (DLB) Bit
...................................
22-24. I2C Interrupt Vector Register (ICIVR)
................................................................................
22-25. I2C Extended Mode Register (ICEMDR)
.............................................................................
22-26. I2C Prescaler Register (ICPSC)
.......................................................................................
22-27. I2C Revision Identification Register 1 (REVID1)
....................................................................
22-28. I2C Revision Identification Register 2 (REVID2)
....................................................................
22-29. I2C DMA Control Register (ICDMAC)
................................................................................
22-30. I2C Pin Function Register (ICPFUNC)
...............................................................................
22-31. I2C Pin Direction Register (ICPDIR)
..................................................................................
22-32. I2C Pin Data In Register (ICPDIN)
....................................................................................
22-33. I2C Pin Data Out Register (ICPDOUT)
...............................................................................
22-34. I2C Pin Data Set Register (ICPDSET)
...............................................................................
22-35. I2C Pin Data Clear Register (ICPDCLR)
.............................................................................
23-1.
LCD Controller
...........................................................................................................
23-2.
Input and Output Clocks
................................................................................................
23-3.
Logical Data Path for Raster Controller
..............................................................................
23-4.
Frame Buffer Structure
.................................................................................................
23-5.
16-Entry Palette/Buffer Format (1, 2, 4, 12, 16 BPP)
...............................................................
23-6.
256-Entry Palette/Buffer Format (8 BPP)
............................................................................
23-7.
16-BPP Data Memory Organization (TFT Mode Only)—Little Endian
...........................................
23-8.
12-BPP Data Memory Organization—Little Endian
.................................................................
23-9.
8-BPP Data Memory Organization
...................................................................................
23-10. 4-BPP Data Memory Organization
....................................................................................
23-11. 2-BPP Data Memory Organization
....................................................................................
23-12. 1-BPP Data Memory Organization
....................................................................................
23-13. Monochrome and Color Output
........................................................................................
23-14. Raster Mode Display Format
..........................................................................................
23-15. LCD Revision Identification Register (REVID)
.......................................................................
23-16. LCD Control Register (LCD_CTRL)
..................................................................................
23-17. LCD Status Register (LCD_STAT)
....................................................................................
23-18. LCD LIDD Control Register (LIDD_CTRL)
...........................................................................
23-19. LCD LIDD CS
n
Configuration Register (LIDD_CS
n
_CONF)
......................................................
23-20. LCD LIDD CS
n
Address Read/Write Register (LIDD_CS
n
_ADDR)
..............................................
23-21. LCD LIDD CS
n
Data Read/Write Register (LIDD_CS
n
_DATA)
...................................................
23-22. LCD Raster Control Register (RASTER_CTRL)
....................................................................
23-23. Monochrome Passive Mode Pixel Clock and Data Pin Timing
....................................................
23-24. Color Passive Mode Pixel Clock and Data Pin Timing
.............................................................
23-25. Active Mode Pixel Clock and Data Pin Timing
......................................................................
23-26. TFT Alternate Signal Mapping Output
................................................................................
23-27. 12-Bit STN Data in Frame Buffer
.....................................................................................
23-28. 16-Bit STN Data in Frame Buffer
.....................................................................................
23-29. 16-BPP STN Mode
......................................................................................................
23-30. LCD Raster Timing Register 0 (RASTER_TIMING_0)
.............................................................
23-31. LCD Raster Timing Register 1 (RASTER_TIMING_1)
.............................................................
23-32. Vertical Synchronization Pulse Width (VSW) - Active Mode
......................................................
23-33. Vertical Front Porch (VFP)
.............................................................................................