49
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
List of Figures
32-3.
Data Flow for Single-Channel Transmit Mode
......................................................................
32-4.
Data Flow for Digital Loopback (DLB) Mode (Duplex Mode 0)
....................................................
32-5.
Data Flow for Single-Channel Transmit with Data Interleave
.....................................................
32-6.
Clock Generation for a Channel Configured in Transmit Mode
...................................................
32-7.
Clock Generation for a Channel Configured in Receive Mode
....................................................
32-8.
Structure of DMA Window and Lines in Memory
....................................................................
32-9.
Signal Timing for uPP Channel in Receive Mode with Single Data Rate
........................................
32-10. Signal Timing for uPP Channel in Transmit Mode with Single Data Rate
.......................................
32-11. Signal Timing for uPP Channel in Receive Mode with Double Data Rate
.......................................
32-12. Signal Timing for uPP Channel in Transmit Mode with Double Data Rate
......................................
32-13. Signal Timing for uPP Channel in Receive Mode with Double Data Rate and Data Interleave Enabled
(via UPCTL.DDRDEMUX)
..............................................................................................
32-14. Signal Timing for uPP Channel in Transmit Mode with Double Data Rate and Data Interleave Enabled
(via UPCTL.DDRDEMUX)
..............................................................................................
32-15. Signal Timing for uPP Channel in Transmit Mode with Single Data Rate and Data Interleave Enabled
(via UPCTL.SDRTXIL)
..................................................................................................
32-16. uPP Peripheral Identification Register (UPPID)
.....................................................................
32-17. uPP Peripheral Control Register (UPPCR)
..........................................................................
32-18. uPP Digital Loopback Register (UPDLB)
............................................................................
32-19. uPP Channel Control Register (UPCTL)
.............................................................................
32-20. uPP Interface Configuration Register (UPICR)
......................................................................
32-21. uPP Interface Idle Value Register (UPIVR)
..........................................................................
32-22. uPP Threshold Configuration Register (UPTCR)
...................................................................
32-23. uPP Interrupt Raw Status Register (UPISR)
........................................................................
32-24. uPP Interrupt Enabled Status Register (UPIER)
....................................................................
32-25. uPP Interrupt Enable Set Register (UPIES)
.........................................................................
32-26. uPP Interrupt Enable Clear Register (UPIEC)
.......................................................................
32-27. uPP End of Interrupt Register (UPEOI)
..............................................................................
32-28. uPP DMA Channel I Descriptor 0 Register (UPID0)
................................................................
32-29. uPP DMA Channel I Descriptor 1 Register (UPID1)
................................................................
32-30. uPP DMA Channel I Descriptor 2 Register (UPID2)
................................................................
32-31. uPP DMA Channel I Status 0 Register (UPIS0)
....................................................................
32-32. uPP DMA Channel I Status 1 Register (UPIS1)
....................................................................
32-33. uPP DMA Channel I Status 2 Register (UPIS2)
....................................................................
32-34. uPP DMA Channel Q Descriptor 0 Register (UPQD0)
.............................................................
32-35. uPP DMA Channel Q Descriptor 1 Register (UPQD1)
.............................................................
32-36. uPP DMA Channel Q Descriptor 2 Register (UPID2)
..............................................................
32-37. uPP DMA Channel Q Status 0 Register (UPQS0)
..................................................................
32-38. uPP DMA Channel Q Status 1 Register (UPQS1)
..................................................................
32-39. uPP DMA Channel Q Status 2 Register (UPQS2)
..................................................................
33-1.
Relationships Between Virtual Address Physical Address
.........................................................
33-2.
OHCI Revision Number Register (HCREVISION)
..................................................................
33-3.
HC Operating Mode Register (HCCONTROL)
......................................................................
33-4.
HC Command and Status Register (HCCOMMANDSTATUS)
....................................................
33-5.
HC Interrupt and Status Register (HCINTERRUPTSTATUS)
.....................................................
33-6.
HC Interrupt Enable Register (HCINTERRUPTENABLE)
.........................................................
33-7.
HC Interrupt Disable Register (HCINTERRUPTDISABLE)
........................................................
33-8.
HC HCAA Address Register (HCHCCA)
.............................................................................
33-9.
HC Current Periodic Register (HCPERIODCURRENTED)
........................................................
33-10. HC Head Control Register (HCCONTROLHEADED)
..............................................................