CLOCK(o)
START(o)
ENABLE(o)
WAIT(i)
DATA(o)
I1
Q1
I2
Q2
CLOCK(o)
START(o)
ENABLE(o)
WAIT(i)
DATA(o)
I4
I1
Q1
I2
Q2
I3
Q3
CLOCK(i)
START(i)
ENABLE(i)
WAIT(o)
DATA(i)
I1
Q1
I5
I2
Q2
I3
Q3
I4
Q4
Architecture
1546
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Universal Parallel Port (uPP)
Figure 32-13. Signal Timing for uPP Channel in Receive Mode with Double Data Rate and Data Interleave
Enabled (via UPCTL.DDRDEMUX)
Figure 32-14. Signal Timing for uPP Channel in Transmit Mode with Double Data Rate and Data Interleave
Enabled (via UPCTL.DDRDEMUX)
Figure 32-15. Signal Timing for uPP Channel in Transmit Mode with Single Data Rate and Data Interleave
Enabled (via UPCTL.SDRTXIL)
NOTE: START asserts on every data word from DMA Channel I.