![Texas Instruments AM1808 Скачать руководство пользователя страница 1791](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_10945581791.webp)
Registers
1791
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Video Port Interface (VPIF)
Table 35-9. Channel 2 Control Register (C2CTRL) Field Descriptions (continued)
Bit
Field
Value
Description
8
HANC
Channel 2 horizontal ancillary data enable. Ancillary data is only supported for BT byte streams.
0
Horizontal ancillary data is disabled.
1
Horizontal ancillary data is enabled.
7-6
INTFRAME
0-3h
Channel 2 frame level interrupt to CPU.
0
Top field V-sync only.
1h
Bottom field V-sync
2h
Top and bottom field.
3h
Reserved
5
FID
Channel 2 field identification. This bit indicates the active field ID when the FRAME2 interrupt is
asserted from the VPIF to CPU.
0
Top field.
1
Bottom field.
4
Reserved
0
Reserved
3
YCMUX
Channel 2 output data format.
0
Channel 2 Y/C non-multiplexed mode.
1
Channel 2 Y/C multiplexed mode (both Y and C are in the byte stream).
2
Reserved
0
Reserved
1
CLKEN
Clock output enable control for VPIF channel 2. This bit should be set before enabling the channel
and it should be cleared after deactivating the channel.
0
VPIF channel 2 clock is disabled.
1
VPIF channel 2 clock is enabled.
0
CHANEN
VPIF channel 2 enable.
0
Channel 2 is disabled.
1
Channel 2 is enabled.