![Texas Instruments AM1808 Скачать руководство пользователя страница 145](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_1094558145.webp)
PLLC Registers
145
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Phase-Locked Loop Controller (PLLC)
7.3.11 PLLC0 Divider 1 Register (PLLDIV1)
The PLLC0 divider 1 register (PLLDIV1) controls the divider for PLL0_SYSCLK1. PLLDIV1 is shown in
and described in
Figure 7-12. PLLC0 Divider 1 Register (PLLDIV1)
31
16
Reserved
R-0
15
14
5
4
0
D1EN
Reserved
RATIO
R/W-1
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 7-14. PLLC0 Divider 1 Register (PLLDIV1) Field Descriptions
Bit
Field
Value
Description
31-16
Reserved
0
Reserved
15
D1EN
Divider 1 enable.
0
Divider 1 is disabled.
1
Divider 1 is enabled.
14-5
Reserved
0
Reserved
4-0
RATIO
0-1Fh
Divider ratio. Divider Value = RATIO + 1. RATIO defaults to 0 (PLL divide by 1).
7.3.12 PLLC1 Divider 1 Register (PLLDIV1)
The PLLC1 divider 1 register (PLLDIV1) controls the divider for PLL1_SYSCLK1. PLLDIV1 is shown in
and described in
Figure 7-13. PLLC1 Divider 1 Register (PLLDIV1)
31
16
Reserved
R-0
15
14
5
4
0
D1EN
Reserved
RATIO
R/W-0
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 7-15. PLLC1 Divider 1 Register (PLLDIV1) Field Descriptions
Bit
Field
Value
Description
31-16
Reserved
0
Reserved
15
D1EN
Divider 1 enable.
0
Divider 1 is disabled.
1
Divider 1 is enabled.
14-5
Reserved
0
Reserved
4-0
RATIO
0-1Fh
Divider ratio. Divider Value = RATIO + 1. RATIO defaults to 0 (PLL divide by 1).