![Texas Instruments AM1808 Скачать руководство пользователя страница 10](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_1094558010.webp)
10
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Contents
17.3.4
Peripheral Servicing Example
.................................................................................
17.4
Registers
...................................................................................................................
17.4.1
Parameter RAM (PaRAM) Entries
............................................................................
17.4.2
EDMA3 Channel Controller (EDMA3CC) Registers
........................................................
17.4.3
EDMA3 Transfer Controller (EDMA3TC) Registers
........................................................
17.5
Tips
.........................................................................................................................
17.5.1
Debug Checklist
................................................................................................
17.5.2
Miscellaneous Programming/Debug Tips
...................................................................
17.6
Setting Up a Transfer
....................................................................................................
18
EMAC/MDIO Module
..........................................................................................................
18.1
Introduction
................................................................................................................
18.1.1
Purpose of the Peripheral
.....................................................................................
18.1.2
Features
..........................................................................................................
18.1.3
Functional Block Diagram
.....................................................................................
18.1.4
Industry Standard(s) Compliance Statement
................................................................
18.1.5
Terminology
.....................................................................................................
18.2
Architecture
................................................................................................................
18.2.1
Clock Control
....................................................................................................
18.2.2
Memory Map
....................................................................................................
18.2.3
Signal Descriptions
.............................................................................................
18.2.4
Ethernet Protocol Overview
...................................................................................
18.2.5
Programming Interface
.........................................................................................
18.2.6
EMAC Control Module
.........................................................................................
18.2.7
MDIO Module
...................................................................................................
18.2.8
EMAC Module
...................................................................................................
18.2.9
MAC Interface
...................................................................................................
18.2.10
Packet Receive Operation
...................................................................................
18.2.11
Packet Transmit Operation
..................................................................................
18.2.12
Receive and Transmit Latency
..............................................................................
18.2.13
Transfer Node Priority
........................................................................................
18.2.14
Reset Considerations
.........................................................................................
18.2.15
Initialization
.....................................................................................................
18.2.16
Interrupt Support
..............................................................................................
18.2.17
Power Management
..........................................................................................
18.2.18
Emulation Considerations
....................................................................................
18.3
Registers
...................................................................................................................
18.3.1
EMAC Control Module Registers
.............................................................................
18.3.2
MDIO Registers
.................................................................................................
18.3.3
EMAC Module Registers
.......................................................................................
19
External Memory Interface A (EMIFA)
..................................................................................
19.1
Introduction
................................................................................................................
19.1.1
Purpose of the Peripheral
.....................................................................................
19.1.2
Features
..........................................................................................................
19.1.3
Functional Block Diagram
.....................................................................................
19.2
Architecture
................................................................................................................
19.2.1
Clock Control
....................................................................................................
19.2.2
EMIFA Requests
................................................................................................
19.2.3
Pin Descriptions
.................................................................................................
19.2.4
SDRAM Controller and Interface
.............................................................................
19.2.5
Asynchronous Controller and Interface
......................................................................
19.2.6
Data Bus Parking
...............................................................................................
19.2.7
Reset and Initialization Considerations
......................................................................
19.2.8
Interrupt Support
................................................................................................