![Texas Instruments AM1808 Скачать руководство пользователя страница 640](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_1094558640.webp)
1K
1K
1K
1K
1K
1K
1K
1K
1K
1K
1K
1K
1K
1K
1K
Event 25 (CPU writes 1 to ESR.E25)
ITCCHEN = 1, TCC = 25 causes
channel 25 to be synchronized again
Time gaps allow other transfers on the same priority level
to be performed
ACNT = 1024
BCNT = 16
CCNT = 1
OPT.SYNCDIM = A SYNC
OPT.ITCCHEN = 1
OPT.TCINTEN = 1
EDMA channel 25 setup
OPT.TCC = 25
Registers
640
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Enhanced Direct Memory Access (EDMA3) Controller
Figure 17-34. Smaller Packet Data Transfers Example
17.4 Registers
This section discusses the registers of the EDMA3 controller.
17.4.1 Parameter RAM (PaRAM) Entries
lists the parameter RAM (PaRAM) entries for the EDMA3 channel controller (EDMA3CC).
See your device-specific data manual for the memory address of these registers.
Table 17-14. EDMA3 Channel Controller (EDMA3CC) Parameter RAM (PaRAM) Entries
Offset
Acronym
Parameter
Section
0h
OPT
Channel Options
4h
SRC
Channel Source Address
8h
A_B_CNT
A Count/B Count
Ch
DST
Channel Destination Address
10h
SRC_DST_BIDX
Source B Index/Destination B Index
14h
LINK_BCNTRLD
Link Address/B Count Reload
18h
SRC_DST_CIDX
Source C Index/Destination C Index
1Ch
CCNT
C Count