![Texas Instruments AM1808 Скачать руководство пользователя страница 1770](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_10945581770.webp)
p0 p1 p2 p3 p4 p5 p6 p7 p8 p9 pa pb pc pd pe
pf p10 p11 p12 p13 p14 p15 p16 p17
p0 p1 p2 p3 p4 p5 p6 p7 p8 p9 pa pb pc pd pe
pf p10
Horizontal blanking
(minimum = 21[clk])
Horizontal blanking
(minimum = 21[clk])
Valid data period (minimum = 2[clk])
Valid data period (minimum = 2[clk])
clk
raw_h_valid
raw_v_valid
raw_h_valid
Valid period
Valid period
Frame blanking
(min.=0[clk])
Horizontal
blanking
Horizontal
blanking
Horizontal
blanking
Horizontal
blanking
Valid period
Frame blanking
(min.=0[clk])
Vertical blanking
(min. = 1 line)
Architecture
1770
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Video Port Interface (VPIF)
35.2.6.1.1 Progressive CCD Raw Capture Mode
The CCD Raw Capture mode is illustrated in
. In this mode, data within the active periods of
both raw_v_valid and raw_h_valid is captured by VPIF. The falling edges of the two valid signals serve as
the vertical and horizontal synchronization signals (the valid signal edge polarity can be configured in the
C0CTRL register). You have to set the image address offset.
In this mode, without the activated period of raw_v_valid, no raw_h_valid signal is activated. Only in the
period when both raw_v_valid and raw_h_valid signals are activated, the incoming data is regarded as
valid data.
Figure 35-8. Raw Capture Progressive Mode