a
(C2TDELAY)
Deasserted
(Pol=0 Ph=0)
(Pol=0 Ph=1)
(Pol=1 Ph=0)
(Pol=1 Ph=1)
SPIx_CLK
Case 1
SPI
CLK
x_
SPIx_CLK
SPI
CLK
x_
SPI
SCS[n]
x_
SPI
ENA
x_
c
(C2TDELAY)
Deasserted
(Pol=0 Ph=0)
(Pol=0 Ph=1)
(Pol=1 Ph=0)
(Pol=1 Ph=1)
SPI
CLK
x_
Case 2
SPI
CLK
x_
SPI
CLK
x_
SPI
CLK
x_
SPI
SCS[n]
x_
SPI
ENA
x_
d
(<C2EDELAY)
f
(C2TDELAY)
Deasserted
(Pol=0 Ph=0)
(Pol=0 Ph=1)
(Pol=1 Ph=0)
(Pol=1 Ph=1)
SPI
CLK
x_
Case 3
SPI
CLK
x_
SPI
CLK
x_
SPI
CLK
x_
SPI
SCS[n]
x_
SPI
ENA
x_
g
(C2EDELAY)
Deasserted
Timeout error set
Architecture
1440
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Serial Peripheral Interface (SPI)
Figure 29-17. SPI 5-Pin Mode Demonstrating C2TDELAY and C2EDELAY