Registers
572
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Enhanced High-Resolution Pulse-Width Modulator (eHRPWM)
16.4.7.5 Event-Trigger Force Register (ETFRC)
The event-trigger force register (ETFRC) is shown in
and described in
Figure 16-91. Event-Trigger Force Register (ETFRC)
15
1
0
Reserved
INT
R-0
R-0
LEGEND: R = Read only; -
n
= value after reset
Table 16-83. Event-Trigger Force Register (ETFRC) Field Descriptions
Bits
Name
Value
Description
15-1
Reserved
0
Reserved
0
INT
INT Force Bit. The interrupt will only be generated if the event is enabled in the ETSEL register. The
INT flag bit will be set regardless.
0
Writing 0 to this bit will be ignored. Always reads back a 0.
1
Generates an interrupt on EPWMxINT and set the INT flag bit. This bit is used for test purposes.
16.4.8 High-Resolution PWM Submodule Registers
lists the memory-mapped registers for the high-resolution PWM submodule. See your device-
specific data manual for the memory address of these registers. All other register offset addresses not
listed in
should be considered as reserved locations and the register contents should not be
modified.
Table 16-84. High-Resolution PWM Submodule Registers
Offset
Acronym
Register Description
Section
4h
TBPHSHR
Time-Base Phase High-Resolution Register
10h
CMPAHR
Counter-Compare A High-Resolution Register
1040h
HRCNFG
HRPWM Configuration Register