Registers
1489
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
64-Bit Timer Plus
30.2.3 GPIO Interrupt Control and Enable Register (GPINTGPEN)
The GPIO interrupt control and enable register (GPINTGPEN) is shown in
and described in
.
Figure 30-15. GPIO Interrupt Control and Enable Register (GPINTGPEN)
31
24
Reserved
R/W-0
23
18
17
16
Reserved
GPENO12
GPENI12
R/W-0
R/W-0
R/W-0
15
8
Reserved
R/W-0
7
6
5
4
3
2
1
0
Reserved
GPINT12INVO
GPINT12INVI
Reserved
GPINT12ENO
GPINT12ENI
R-0
R/W-0
R/W-0
R-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 30-11. GPIO Interrupt Control and Enable Register (GPINTGPEN) Field Descriptions
Bit
Field
Value
Description
31-18
Reserved
0
Reserved
17
GPENO12
Enable TM64P_OUT12 to function in GPIO mode.
0
TM64P_OUT12 is used as a TIMER output pin.
1
TM64P_OUT12 is used as a GPIO pin.
16
GPENI12
Enable TM64P_IN12 to function in GPIO mode
0
TM64P_IN12 is used as a TIMER input pin.
1
TM64P_IN12 is used as a GPIO pin.
15-6
Reserved
0
Reserved
5
GPINT12INVO
Invert interrupt/event signal from TM64P_OUT12 when GPINT12ENO = 1.
0
Rising signal edge on TM64P_OUT12 generates the interrupt/event.
1
Falling signal edge on TM64P_OUT12 generates the interrupt/event.
4
GPINT12INVI
Invert interrupt/event signal for TM64P_IN12 when GPINT12ENI = 1.
0
Rising signal edge on TM64P_IN12 generates the interrupt/event.
1
Falling signal edge on TM64P_IN12 generates the interrupt/event.
3-2
Reserved
0
Reserved
1
GPINT12ENO
Enable TM64P_OUT12 to source interrupts/events in GPIO mode.
0
Timer interrupts/events are sourced in TIMER mode.
1
Timer interrupts/events are sourced externally from TM64P_OUT12.
0
GPINT12ENI
Enable TM64P_IN12 to source interrupts/events in GPIO mode.
0
Timer interrupts/events are sourced in TIMER mode.
1
Timer interrupts/events are sourced externally from TM64P_IN12.