![Texas Instruments AM1808 Скачать руководство пользователя страница 1318](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_10945581318.webp)
Registers
1318
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Multimedia Card (MMC)/Secure Digital (SD) Card Controller
26.4.22 MMC FIFO Control Register (MMCFIFOCTL)
The MMC FIFO control register (MMCFIFOCTL) is shown in
and described in
Figure 26-42. MMC FIFO Control Register (MMCFIFOCTL)
31
16
Reserved
R-0
15
5
4
3
2
1
0
Reserved
ACCWD
FIFOLEV
FIFODIR
FIFORST
R-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 26-29. MMC FIFO Control Register (MMCFIFOCTL) Field Descriptions
Bit
Field
Value
Description
31-5
Reserved
0
Reserved
4-3
ACCWD
0-3h
Access width. Used by FIFO control to determine full/empty flag.
0
CPU/EDMA access width of 4 bytes.
1h
CPU/EDMA access width of 3 bytes.
2h
CPU/EDMA access width of 2 bytes.
3h
CPU/EDMA access width of 1 byte.
2
FIFOLEV
FIFO level. Sets the threshold level that determines when the EDMA request and the FIFO threshold
interrupt are triggered.
0
EDMA request every 256 bits (32 bytes) sent/received.
1
EDMA request every 512 bits (64 bytes) sent/received.
1
FIFODIR
FIFO direction. Determines if the FIFO is being written to or read from.
0
Read from FIFO.
1
Write to FIFO.
0
FIFORST
FIFO reset. Resets the internal state of the FIFO.
0
FIFO reset is disabled.
1
FIFO reset is enabled.