SYSCFG Registers
229
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
System Configuration (SYSCFG) Module
10.5.10.5 Pin Multiplexing Control 4 Register (PINMUX4)
Figure 10-22. Pin Multiplexing Control 4 Register (PINMUX4)
31
28
27
24
23
20
19
16
PINMUX4_31_28
PINMUX4_27_24
PINMUX4_23_20
PINMUX4_19_16
R/W-0
R/W-0
R/W-0
R/W-0
15
12
11
8
7
4
3
0
PINMUX4_15_12
PINMUX4_11_8
PINMUX4_7_4
PINMUX4_3_0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; -
n
= value after reset
(1)
I = Input, O = Output, I/O = Bidirectional, X = Undefined, Z = High-impedance state
Table 10-26. Pin Multiplexing Control 4 Register (PINMUX4) Field Descriptions
Bit
Field
Value
Description
Type
(1)
31-28
PINMUX4_31_28
SP1_SCS[2]/UART1_TXD/SATA_CP_POD/GP1[0] Control
0
Pin is 3-stated.
Z
1h
Selects Function SP1_SCS[2]
I/O
2h
Selects Function UART1_TXD
O
3h
Reserved
X
4h
Selects Function SATA_CP_POD
O
5h-7h
Reserved
X
8h
Selects Function GP1[0]
I/O
9h-Fh
Reserved
X
27-24
PINMUX4_27_24
SPI1_SCS[3]/UART1_RXD/SATA_LED/GP1[1] Control
0
Pin is 3-stated.
Z
1h
Selects Function SPI1_SCS[3]
I/O
2h
Selects Function UART1_RXD
I
3h
Reserved
X
4h
Selects Function SATA_LED
O
5h-7h
Reserved
X
8h
Selects Function GP1[1]
I/O
9h-Fh
Reserved
X
23-20
PINMUX4_23_20
SPI1_SCS[4]/UART2_TXD/I2C1_SDA/GP1[2] Control
0
Pin is 3-stated.
Z
1h
Selects Function SPI1_SCS[4]
I/O
2h
Selects Function UART2_TXD
O
3h
Reserved
X
4h
Selects Function I2C1_SDA
I/O
5h-7h
Reserved
X
8h
Selects Function GP1[2]
I/O
9h-Fh
Reserved
X