![Texas Instruments AM1808 Скачать руководство пользователя страница 704](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_1094558704.webp)
Registers
704
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Enhanced Direct Memory Access (EDMA3) Controller
17.4.3.6.14 Destination FIFO Source Address Register n (DFSRCn)
The destination FIFO source address register
n
(DFSRC
n
) is shown in
and described in
.
Figure 17-104. Destination FIFO Source Address Register n (DFSRCn)
31
0
SADDR
R-0
LEGEND: R = Read only; -
n
= value after reset
Table 17-87. Destination FIFO Source Address Register n (DFSRCn) Field Descriptions
Bit
Field
Value
Description
31-0
SADDR
0
Always Read as 0.
17.4.3.6.15 Destination FIFO Count Register n (DFCNTn)
The destination FIFO count register
n
(DFCNT
n
) is shown in
and described in
Figure 17-105. Destination FIFO Count Register n (DFCNTn)
31
16
BCNT
R-0
15
0
ACNT
R-0
LEGEND: R = Read only; -
n
= value after reset
Table 17-88. Destination FIFO Count Register n (DFCNTn) Field Descriptions
Bit
Field
Value
Description
31-16
BCNT
0-FFFFh
B-dimension count. Number of arrays to be transferred, where each array is ACNT in length. Count/count
remaining for destination register set. Represents the amount of data remaining to be written.
15-0
ACNT
0-FFFFh
A-dimension count. Number of bytes to be transferred in first dimension count/count remaining for
destination register set. Represents the amount of data remaining to be written.