Registers
1446
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Serial Peripheral Interface (SPI)
29.3.4 SPI Interrupt Level Register (SPILVL)
The SPI interrupt level register (SPILVL) is shown in
and described in
Figure 29-21. SPI Interrupt Level Register (SPILVL)
31
16
Reserved
R-0
15
10
9
8
Reserved
TXINTLVL
RXINTLVL
R-0
R/W-0
R/W-0
7
6
5
4
3
2
1
0
Reserved
OVRNINTLVL
Reserved
BITERRLVL
DESYNCLVL
PARERRLVL
TIMEOUTLVL
DLENERRLVL
R-0
R/W-0
R-0
R/W-0
R/W-0
R/W-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 29-12. SPI Interrupt Level Register (SPILVL) Field Descriptions
Bit
Field
Value
Description
31-10
Reserved
0
Reads return zero and writes have no effect.
9
TXINTLVL
Transmit interrupt level.
0
Reserved
1
Transmit interrupt is mapped to interrupt line INT1.
8
RXINTLVL
Receive interrupt level.
0
Reserved
1
Receive interrupt is mapped to interrupt line INT1.
7
Reserved
0
Reads return zero and writes have no effect.
6
OVRNINTLVL
Receive overrun interrupt level. The overrun interrupt is not useful if receive data is serviced with
CPU interrupts because the overrun and receive events share a common level interrupt signal.
0
Reserved
1
Receive overrun interrupt is mapped to interrupt line INT1.
5
Reserved
0
Reads return zero and writes have no effect.
4
BITERRLVL
Bit error interrupt level.
0
Reserved
1
Bit error interrupt is mapped to interrupt line INT1.
3
DESYNCLVL
Desynchronized slave interrupt level. DESYNCLVL is used in master mode only.
0
Reserved
1
An interrupt due to desynchronization of the slave is mapped to interrupt line INT1.
2
PARERRLVL
Parity error interrupt level.
0
Reserved
1
A parity error interrupt is mapped to interrupt line INT1.
1
TIMEOUTLVL
SPIx_ENA signal time-out interrupt level.
0
Reserved
1
An interrupt on a time-out of the SPIx_ENA signal is mapped to interrupt line INT1.
0
DLENERRLVL
Data length error interrupt enable level.
0
Reserved
1
An interrupt on data length error is mapped to interrupt line INT1.