Registers
1452
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Serial Peripheral Interface (SPI)
29.3.9 SPI Pin Control Register 3 (SPIPC3)
The SPI pin control register 3 (SPIPC3) is shown in
and described in
(1)
Not all devices support multiple slave chip select (SPIx_SCS[n]) pins, see your device-specific data manual for supported pins. If the pins
are not available, the corresponding bit is reserved and should be cleared to 0.
Figure 29-26. SPI Pin Control Register 3 (SPIPC3)
31
16
Reserved
R-0
15
12
11
10
9
8
Reserved
SOMIDOUT
SIMODOUT
CLKDOUT
ENADOUT
R-0
R/W-0
R/W-0
R/W-0
R/W-0
7
0
SCS0DOUT[
n
]
(1)
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 29-17. SPI Pin Control Register 3 (SPIPC3) Field Descriptions
Bit
Field
Value
Description
31-12
Reserved
0
Reads return zero and writes have no effect.
11
SOMIDOUT
SPIx_SOMI data out write. This bit is only active when the SPIx_SOMI pin is configured as a general-
purpose I/O pin and configured as an output pin. The value of this bit indicates the value sent to the
pin.
0
Current value of SPIx_SOMI pin is logic 0.
1
Current value of SPIx_SOMI pin is logic 1.
10
SIMODOUT
SPIx_SIMO data out write. This bit is only active when the SPIx_SIMO pin is configured as a general-
purpose I/O pin and configured as an output pin. The value of this bit indicates the value sent to the
pin.
0
Current value of SPIx_SIMO pin is logic 0.
1
Current value of SPIx_SIMO pin is logic 1.
9
CLKDOUT
SPIx_CLK data out write. This bit is only active when the SPIx_CLK pin is configured as a general-
purpose I/O pin and configured as an output pin. The value of this bit indicates the value sent to the
pin.
0
Current value of SPIx_CLK pin is logic 0.
1
Current value of SPIx_CLK pin is logic 1.
8
ENADOUT
SPIx_ENA data out write. Only active when the SPIx_ENA pin is configured as a general-purpose I/O
pin and configured as an output pin. The value of this bit indicates the value sent to the pin.
0
Current value of SPIx_ENA pin is logic 0.
1
Current value of SPIx_ENA pin is logic 1.
7-0
SCS0DOUT[
n
]
SPIx_SCS[n] data out write. Only active when the SPIx_SCS[n] pin is configured as a general-purpose
I/O pin and configured as an output pin. The value of this bit indicates the value sent to the pin
n
.
Not all devices support multiple slave chip select (SPIx_SCS[n]) pins, see your device-specific data
manual for supported pins. If the pins are not available, the corresponding bit is reserved and should
be cleared to 0.
0
Current value of SPIx_SCS[n] pin is logic 0.
1
Current value of SPIx_SCS[n] pin is logic 1.