![Texas Instruments AM1808 Скачать руководство пользователя страница 1243](http://html.mh-extra.com/html/texas-instruments/am1808/am1808_technical-reference-manual_10945581243.webp)
Registers
1243
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Multichannel Buffered Serial Port (McBSP)
25.3.1 Data Receive Register (DRR)
The data receive register (DRR) contains the value to be written to the data bus. The DRR is shown in
and described in
.
See the device-specific data manual for the memory address of these registers. Both the CPUs and the
EDMA can access DRR in all the memory-mapped locations. An access to
any
EDMA bus location is
equivalent to an access to DRR of the corresponding McBSP.
Figure 25-42. Data Receive Register (DRR)
31
16
DR
R-0
15
0
DR
R-0
LEGEND: R = Read only; -
n
= value after reset
Table 25-23. Data Receive Register (DRR) Field Descriptions
Bit
Field
Value
Description
31-0
DR
0-FFFF FFFFh
Data receive register value to be written to the data bus.
25.3.2 Data Transmit Register (DXR)
The data transmit register (DXR) contains the value to be loaded into the data transmit shift register
(XSR). The DXR is shown in
and described in
See the device-specific data manual for the memory address of these registers. DXR is accessible via the
peripheral bus and via the EDMA bus. Both the CPUs and the EDMA can access DXR in all the memory-
mapped locations.
Figure 25-43. Data Transmit Register (DXR)
31
16
DX
R/W-0
15
0
DX
R/W-0
LEGEND: R/W = Read/ Write; -
n
= value after reset
Table 25-24. Data Transmit Register (DXR) Field Descriptions
Bit
Field
Value
Description
31-0
DX
0-FFFF FFFFh
Data transmit register value to be loaded into the data transmit shift register (XSR).