Registers
1797
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Video Port Interface (VPIF)
35.3.9 Interrupt Status Register (INTSTAT)
The interrupt status register (INTSTAT) is shown in
and described in
Figure 35-26. Interrupt Status Register (INTSTAT)
31
16
Reserved
R-0
15
8
Reserved
R-0
7
4
3
2
1
0
Reserved
ERROR
FRAME3
FRAME2
FRAME1
FRAME0
R-0
R-0
R-0
R-0
R-0
R-0
LEGEND: R = Read only; -
n
= value after reset
Table 35-14. Interrupt Status Register (INTSTAT) Field Descriptions
Bit
Field
Value
Description
31-5
Reserved
0
Reserved
4
ERROR
Error interrupt status. This bit is effective even if the ERROR bit in INTEN is disabled. Use the
INTSTATCLR register to clear the status.
0
No error detected.
1
Error detected.
3
FRAME3
Channel 3 frame interrupt status. This bit is effective even if the FRAME3 bit in INTEN is disabled. Use
the INTSTATCLR register to clear the status.
0
Frame sync on channel 3 not detected.
1
Frame sync on channel 3 detected.
2
FRAME2
Channel 2 frame interrupt status. This bit is effective even if the FRAME2 bit in INTEN is disabled. Use
the INTSTATCLR register to clear the status.
0
Frame sync on channel 2 not detected.
1
Frame sync on channel 2 detected.
1
FRAME1
Channel 1 frame or line interval interrupt status. This bit is effective even if the FRAME1 bit in INTEN is
disabled. Use the INTSTATCLR register to clear the status.
0
Frame sync or line interval on channel 1 not detected.
1
Frame sync or line interval on channel 1 detected.
0
FRAME0
Channel 0 frame or line interval interrupt status. This bit is effective even if the FRAME0 bit in INTEN is
disabled. Use the INTSTATCLR register to clear the status.
0
Frame sync or line interval on channel 0 not detected.
1
Frame sync or line interval on channel 0 detected.