Registers
1789
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Video Port Interface (VPIF)
35.3.3 Channel 1 Control Register (C1CTRL)
The channel 1 control register (C1CTRL) is shown in
and described in
.
Figure 35-20. Channel 1 Control Register (C1CTRL)
31
30
16
CLKEDGE
Reserved
R/W-0
R-0
15
11
10
9
8
Reserved
INTRPROG
VANC
HANC
R-0
R/W-0
R/W-0
R/W-0
7
6
5
4
3
2
1
0
INTFRAME
FID
Reserved
YCMUX
CAPMODE
Reserved
CHANEN
R/W-0
R-0
R-0
R/W-0
R/W-0
R-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 35-8. Channel 1 Control Register (C1CTRL) Field Descriptions
Bit
Field
Value
Description
31
CLKEDGE
Clock edge control.
0
Data is captured on rising edge of input clock.
1
Data is captured on falling edge of input clock.
30-11
Reserved
0
Reserved
10
INTRPROG
Output display format.
0
Interlaced
1
Progressive
9
VANC
Channel 1 vertical ancillary data enable. Ancillary data is only supported for BT byte streams.
0
Vertical ancillary data is disabled.
1
Vertical ancillary data is enabled.
8
HANC
Channel 1 horizontal ancillary data enable. Ancillary data is only supported for BT byte streams.
0
Horizontal ancillary data is disabled.
1
Horizontal ancillary data is enabled.
7-6
INTFRAME
0-3h
Channel 1 frame interrupt to CPU for BT/YC and CCD/CMOS capture modes.
0
Top field V-sync only.
1h
Bottom field V-sync only. Interlaced format only.
2h
Top and bottom field V-sync. Interlaced format only.
3h
Reserved
5
FID
Channel 1 field identification. This bit indicates the active field ID when the FRAME1 interrupt is
asserted from VPIF to CPU.
0
Top field.
1
Bottom field.
4
Reserved
0
Reserved
3
YCMUX
Channel 1 input data format.
0
Channel 1 Y/C non-multiplexed mode.
1
Channel 0 Y/C multiplexed mode.
2
CAPMODE
Channel 1 data capture mode. This value must match the channel 0 data capture mode
(CAPMODE bit in C0CTRL).
0
BT video (Y/C format) capture mode.
1
CCD/CMOS data capture mode.
1
Reserved
0
Reserved