Registers
1792
SPRUH82C – April 2013 – Revised September 2016
Copyright © 2013–2016, Texas Instruments Incorporated
Video Port Interface (VPIF)
35.3.5 Channel 3 Control Register (C3CTRL)
The channel 3 control register (C3CTRL) is shown in
and described in
Figure 35-22. Channel 3 Control Register (C3CTRL)
31
30
16
CLKEDGE
Reserved
R/W-0
R-0
15
14
13
12
11
10
9
8
Reserved
CLIPANC
CLIPVID
Reserved
INTRPROG
PIXEL
VANC
HANC
R-0
R/W-0
R/W-0
R-0
R/W-0
R/W-0
R/W-0
R/W-0
7
6
5
4
3
2
1
0
INTFRAME
FID
Reserved
YCMUX
Reserved
CLKEN
CHANEN
R/W-0
R-0
R-0
R/W-0
R-0
R/W-0
R/W-0
LEGEND: R/W = Read/Write; R = Read only; -
n
= value after reset
Table 35-10. Channel 3 Control Register (C3CTRL) Field Descriptions
Bit
Field
Value
Description
31
CLKEDGE
Clock edge control
0
Data is output on rising edge of output clock.
1
Data is output on falling edge of output clock. The output clock controlled by the CLKEN bit will be
inverted.
30-15
0
Reserved
14
CLIPANC
Activates clipping function of output data in the blanking region for channel 3.
0
Clipping in the blanking region for channel 3 is disabled.
1
Clipping in the blanking region for channel 3 is enabled. (0 is clipped to 1; FFh is clipped to FEh)
13
CLIPVID
Activates clipping function of output data in the active region for channel 3.
0
Clipping in the active region for channel 3 is disabled.
1
Clipping in the active region for channel 3 is enabled. (0 is clipped to 1; FFh is clipped to FEh)
12
Reserved
0
Reserved
11
INTRPROG
Output display format.
0
Interlaced
1
Progressive
10
PIXEL
Enables the display of video pixels.
0
Pixel data is disabled. Blank pixels are displayed (Y = 10h and C = 80h).
1
Pixel data is enabled. Pixel data from memory is displayed.
9
VANC
Channel 3 vertical ancillary data enable. Ancillary data is only supported for BT byte streams.
0
Vertical ancillary data is disabled.
1
Vertical ancillary data is enabled.
8
HANC
Channel 3 horizontal ancillary data enable. Ancillary data is only supported for BT byte streams.
0
Horizontal ancillary data is disabled.
1
Horizontal ancillary data is enabled.
7-6
INTFRAME
0-3h
Channel 3 frame level interrupt to CPU.
0
Top field V-sync only.
1h
Bottom field V-sync.
2h
Top and bottom field.
3h
Reserved