
M451
May. 4, 2018
Page
961
of
1006
Rev.2.08
M4
51
S
E
RI
E
S
T
E
CH
NICA
L RE
F
E
R
E
NC
E
M
A
NU
A
L
A/D Interrupt Source Enable Control Registers (EADC_INTSRC0~EADC_INTSRC3)
Register
Offset
R/W
Description
Reset Value
EADC_INTSRC0
0xD0
R/W
ADC interrupt 0 Source Enable Control Register.
0x0000_0000
EADC_INTSRC1
0xD4
R/W
ADC interrupt 1 Source Enable Control Register.
0x0000_0000
EADC_INTSRC2
0xD8
R/W
ADC interrupt 2 Source Enable Control Register.
0x0000_0000
EADC_INTSRC3
0xDC
R/W
ADC interrupt 3 Source Enable Control Register.
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
SPLIE18
SPLIE17
SPLIE16
15
14
13
12
11
10
9
8
SPLIE15
SPLIE14
SPLIE13
SPLIE12
SPLIE11
SPLIE10
SPLIE9
SPLIE8
7
6
5
4
3
2
1
0
SPLIE7
SPLIE6
SPLIE5
SPLIE4
SPLIE3
SPLIE2
SPLIE1
SPLIE0
Bits
Description
[18]
SPLIE18
Sample Module 18 Interrupt Enable Bit
0 = Sample Module 18 interrupt Disabled.
1 = Sample Module 18 interrupt Enabled.
[17]
SPLIE17
Sample Module 17 Interrupt Enable Bit
0 = Sample Module 17 interrupt Disabled.
1 = Sample Module 17 interrupt Enabled.
[16]
SPLIE16
Sample Module 16 Interrupt Enable Bit
0 = Sample Module 16 interrupt Disabled.
1 = Sample Module 16 interrupt Enabled.
[15]
SPLIE15
Sample Module 15 Interrupt Enable Bit
0 = Sample Module 15 interrupt Disabled.
1 = Sample Module 15 interrupt Enabled.
[14]
SPLIE14
Sample Module 14 Interrupt Enable Bit
0 = Sample Module 14 interrupt Disabled.
1 = Sample Module 14 interrupt Enabled.
[13]
SPLIE13
Sample Module 13 Interrupt Enable Bit
0 = Sample Module 13 interrupt Disabled.
1 = Sample Module 13 interrupt Enabled.
[12]
SPLIE12
Sample Module 12 Interrupt Enable Bit
0 = Sample Module 12 interrupt Disabled.
1 = Sample Module 12 interrupt Enabled.