
M451
May. 4, 2018
Page
515
of
1006
Rev.2.08
M4
51
S
E
RI
E
S
T
E
CH
NICA
L RE
F
E
R
E
NC
E
M
A
NU
A
L
PWM Trigger DAC Enable Register (PWM_DACTRGEN)
Register
Offset
R/W
Description
Reset Value
PWM_DACTR
GEN
0xF4
R/W
PWM Trigger DAC Enable Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
CDTRGEN5
CDTRGEN4
CDTRGEN3
CDTRGEN2
CDTRGEN1
CDTRGEN0
23
22
21
20
19
18
17
16
Reserved
CUTRGEN5
CUTRGEN4
CUTRGEN3
CUTRGEN2
CUTRGEN1
CUTRGEN0
15
14
13
12
11
10
9
8
Reserved
PTE5
PTE4
PTE3
PTE2
PTE1
PTE0
7
6
5
4
3
2
1
0
Reserved
ZTE5
ZTE4
ZTE3
ZTE2
ZTE1
ZTE0
Bits
Description
[31:30]
Reserved
Reserved.
[29:24]
CDTRGEn
PWM Compare Down Count Point Trigger DAC Enable Bit
0 = PWM Compare Down count point trigger DAC function Disabled.
1 = PWM Compare Down count point trigger DAC function Enabled.
PWM can trigger DAC to start action when PWM counter down count to CMPDAT if this bit
is set to1. Each bit n controls the corresponding PWM channel n.
Note1:
This bit should keep at 0 when PWM counter operating in up counter type.
Note2:
In complementary mode, CDTRGE1, 3, 5 use as another CDTRGE for channel 0,
2, 4.
[23:22]
Reserved
Reserved.
[21:16]
CUTRGEn
PWM Compare Up Count Point Trigger DAC Enable Bit
0 = PWM Compare Up point trigger DAC function Disabled.
1 = PWM Compare Up point trigger DAC function Enabled.
PWM can trigger DAC to start action when PWM counter up count to CMPDAT if this bit is
set to1. Each bit n controls the corresponding PWM channel n.
Note1:
This bit should keep at 0 when PWM counter operating in down counter type.
Note2:
In complementary mode, CUTRGE1, 3, 5 use as another CUTRGE for channel 0,
2, 4.
[15:14]
Reserved
Reserved.
[13:8]
PTEn
PWM Period Point Trigger DAC Enable Bit
0 = PWM period point trigger DAC function Disabled.
1 = PWM period point trigger DAC function Enabled.
PWM can trigger DAC to start action when PWM counter up count to (1) if this
bit is set to1. Each bit n controls the corresponding PWM channel n.
[7:6]
Reserved
Reserved.
[5:0]
ZTEn
PWM Zero Point Trigger DAC Enable Bit
0 = PWM period point trigger DAC function Disabled.