
M451
May. 4, 2018
Page
509
of
1006
Rev.2.08
M4
51
S
E
RI
E
S
T
E
CH
NICA
L RE
F
E
R
E
NC
E
M
A
NU
A
L
PWM Interrupt Flag Register 1 (PWM_INTSTS1)
Register
Offset
R/W
Description
Reset Value
PWM_INTSTS
1
0xEC R/W
PWM Interrupt Flag Register 1
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
BRKLSTS5
BRKLSTS4
BRKLSTS3
BRKLSTS2
BRKLSTS1
BRKLSTS0
23
22
21
20
19
18
17
16
Reserved
BRKESTS5
BRKESTS4
BRKESTS3
BRKESTS2
BRKESTS1
BRKESTS0
15
14
13
12
11
10
9
8
Reserved
BRKLIF5
BRKLIF4
BRKLIF3
BRKLIF2
BRKLIF1
BRKLIF0
7
6
5
4
3
2
1
0
Reserved
BRKEIF5
BRKEIF4
BRKEIF3
BRKEIF2
BRKEIF1
BRKEIF0
Bits
Description
[31:30]
Reserved
Reserved.
[29]
BRKLSTS5
PWM Channel5 Level-detect Brake Status (Read Only)
0 = PWM channel5 level-detect brake state is released.
1 = When PWM channel5 level-detect brake detects a falling edge of any enabled brake
source; this flag will be set to indicate the PWM channel5 at brake state.
Note:
This bit is read only and auto cleared by hardware. When enabled brake source
return to high level, PWM will release brake state until current PWM period finished. The
PWM waveform will start output from next full PWM period.
[28]
BRKLSTS4
PWM Channel4 Level-detect Brake Status (Read Only)
0 = PWM channel4 level-detect brake state is released.
1 = When PWM channel4 level-detect brake detects a falling edge of any enabled brake
source; this flag will be set to indicate the PWM channel4 at brake state.
Note:
This bit is read only and auto cleared by hardware. When enabled brake source
return to high level, PWM will release brake state until current PWM period finished. The
PWM waveform will start output from next full PWM period.
[27]
BRKLSTS3
PWM Channel3 Level-detect Brake Status (Read Only)
0 = PWM channel3 level-detect brake state is released.
1 = When PWM channel3 level-detect brake detects a falling edge of any enabled brake
source; this flag will be set to indicate the PWM channel3 at brake state.
Note:
This bit is read only and auto cleared by hardware. When enabled brake source
return to high level, PWM will release brake state until current PWM period finished. The
PWM waveform will start output from next full PWM period.
[26]
BRKLSTS2
PWM Channel2 Level-detect Brake Status (Read Only)
0 = PWM channel2 level-detect brake state is released.
1 = When PWM channel2 level-detect brake detects a falling edge of any enabled brake
source; this flag will be set to indicate the PWM channel2 at brake state.
Note:
This bit is read only and auto cleared by hardware. When enabled brake source
return to high level, PWM will release brake state until current PWM period finished. The
PWM waveform will start output from next full PWM period.
[25]
BRKLSTS1
PWM Channel1 Level-detect Brake Status (Read Only)