
M451
May. 4, 2018
Page
229
of
1006
Rev.2.08
M4
51
S
E
RI
E
S
T
E
CH
NICA
L RE
F
E
R
E
NC
E
M
A
NU
A
L
interrupt clear)
SYS_SRAM_BISTCTL:
address 0x4000_00D0
CLK_APBCLK0 [0]
: address 0x4000_0208 (bit[0] is watchdog clock enable)
CLK_CLKSEL0
: address 0x4000_0210 (for HCLK and CPU STCLK clock source select)
CLK_CLKSEL1 [1:0]
: address 0x4000_0214 (for watchdog clock source select)
CLK_CLKSEL1 [31:30]
: address 0x4000_0214 (for window watchdog clock source select)
CLK_CLKDSTS:
address 0x4000_0274
NMIEN
: address 0x4000_0300
FMC_ISPCTL
: address 0x4000_C000 (Flash ISP Control register)
FMC_ISPTRG
: address 0x4000_C010 (ISP Trigger Control register)
FMC_ISPSTS
: address 0x4000_C040
WDT_CTL
: address 0x4004_0000
FMC_FTCTL
: address 0x4000_5018
SYS_AHBMCTL:
address 0x40000400
CLK_PLLCTL:
address 0x40000240
PWM_CTL0:
address 0x4005_8000
PWM_CTL0:
address
0x4005_9000
PWM_DTCTL0_1:
address 0x4005_8070
PWM_DTCTL0_1:
address
0x4005_9070
PWM_DTCTL2_3:
address
0x4005_8074
PWM_DTCTL2_3:
address 0x4005_9074
PWM_DTCTL4_5:
address
0x4005_8078
PWM_DTCTL4_5:
address
0x4005_9078
PWM_BRKCTL0_1:
address 0x4005_80C8
PWM_BRKCTL0_1:
address 0x4005_90C8
PWM_BRKCTL2_3:
address 0x4005_80CC
PWM_BRKCTL2_3:
address
0x4005_90CC
PWM_BRKCTL4_5:
address
0x4005_80D0
PWM_BRKCTL4_5:
address
0x4005_90D0
PWM_INTEN1:
address
0x4005_80E4
PWM_INTEN1:
address
0x4005_90E4
PWM_INTSTS1:
address
0x4005_80EC
PWM_INTSTS1:
address
0x4005_90EC