
M451
May. 4, 2018
Page
821
of
1006
Rev.2.08
M4
51
S
E
RI
E
S
T
E
CH
NICA
L RE
F
E
R
E
NC
E
M
A
NU
A
L
[5]
FNO
Frame Number Overflow Enable Bit
Write Operation:
0 = No effect.
1 = Interrupt generation due to FNO (HcInterruptStatus[5]) Enabled.
Read Operation:
0 = Interrupt generation due to FNO (HcInterruptStatus[5]) Disabled.
1 = Interrupt generation due to FNO (HcInterruptStatus[5]) Enabled.
[4]
Reserved
Reserved.
[3]
RD
Resume Detected Enable Bit
Write Operation:
0 = No effect.
1 = Interrupt generation due to RD (HcInterruptStatus[3]) Enabled.
Read Operation:
0 = Interrupt generation due to RD (HcInterruptStatus[3]) Disabled.
1 = Interrupt generation due to RD (HcInterruptStatus[3]) Enabled.
[2]
SF
Start of Frame Enable Bit
Write Operation:
0 = No effect.
1 = Interrupt generation due to SF (HcInterruptStatus[2]) Enabled.
Read Operation:
0 = Interrupt generation due to SF (HcInterruptStatus[2]) Disabled.
1 = Interrupt generation due to SF (HcInterruptStatus[2]) Enabled.
[1]
WDH
Write Back Done Head Enable Bit
Write Operation:
0 = No effect.
1 = Interrupt generation due to WDH (HcInterruptStatus[1]) Enabled.
Read Operation:
0 = Interrupt generation due to WDH (HcInterruptStatus[1]) Disabled.
1 = Interrupt generation due to WDH (HcInterruptStatus[1]) Enabled.
[0]
SO
Scheduling Overrun Enable Bit
Write Operation:
0 = No effect.
1 = Interrupt generation due to SO (HcInterruptStatus[0]) Enabled.
Read Operation:
0 = Interrupt generation due to SO (HcInterruptStatus[0]) Disabled.
1 = Interrupt generation due to SO (HcInterruptStatus[0]) Enabled.