
M451
May. 4, 2018
Page
841
of
1006
Rev.2.08
M4
51
S
E
RI
E
S
T
E
CH
NICA
L RE
F
E
R
E
NC
E
M
A
NU
A
L
[16]
CSC
Connect Status Change
This bit indicates connect or disconnect event has been detected (CCS
(HcRhPortStatus1[0]) changed).
Write 1 to clear this bit to zero.
0 = No connect/disconnect event (CCS
(HcRhPortStatus1[0]) didn’t change).
1 = Hardware detection of connect/disconnect event (CCS (HcRhPortStatus1[0])
changed).
[15:10]
Reserved
Reserved.
[9]
LSDA
Low Speed Device Attached (Read) or Clear Port Power (Write)
This bit defines the speed (and bud idle) of the attached device. It is only valid when CCS
(HcRhPortStatus1[0]) is set.
This bit is also used to clear port power.
Write Operation:
0 = No effect.
1 = Clear PPS (HcRhPortStatus1[8]).
Read Operation:
0 = Full Speed device.
1 = Low-speed device.
[8]
PPS
Port Power Status
This bit reflects the power state of the port regardless of the power switching mode.
Write Operation:
0 = No effect.
1 = Port Power Enabled.
Read Operation:
0 = Port power is Diabled.
1 = Port power is Enabled.
[7:5]
Reserved
Reserved.
[4]
PRS
Port Reset Status
This bit reflects the reset state of the port.
Write Operation:
0 = No effect.
1 = Set port reset.
Read Operation
0 = Port reset signal is not active.
1 = Port reset signal is active.
[3]
POCI
Port over Current Indicator (Read) or Clear Port Suspend (Write)
This bit reflects the state of the over current status pin dedicated to this port. This field is
only valid if NOCP (HcRhDescriptorA[12]) is cleared and OCPM (HcRhDescriptorA[11])
is set.
This bit is also used to initiate the selective result sequence for the port.
Write Operation:
0 = No effect.
1 = Clear port suspend.
Read Operation:
0 = No over current condition.
1 = Over current condition.