
M451
May. 4, 2018
Page
933
of
1006
Rev.2.08
M4
51
S
E
RI
E
S
T
E
CH
NICA
L RE
F
E
R
E
NC
E
M
A
NU
A
L
Disable hardware Trigger
1
9
t
o
1
M
U
X
TRGSEL(EADC_SCTL4[20:16])
ADC STADC pin signal
ADC
Sample and
Priority
control
Logic
Sample
Module 4
Result
Register
DAT4
CHSEL
(EADC_SCTL4[3:0]
ADINT0 interrupt EOC pulse
ADINT1 interrupt EOC pulse
Sample Module
4
Sample Module
15
TRGDLYDIV (EADC_SCTL4[7:6])
ADST4 Software trigger
0h
1h
Fh
8-bit Up
Counter
TRGDLYCNT
(EADC_SCTL4[15:8])
/1, /2, /4, /16
ADC_CLK
=
reset
EOC4
reset pulse
Eh
9h
5h
2h
3h
Ah
Bh
Ch
Dh
EOC4
Timer0 overflow pulse
4h
Timer1 overflow pulse
Timer2 overflow pulse
Timer3 overflow pulse
6h
7h
8h
10h
11h
12h
13h
PWM0TG0
PWM0TG1
PWM0TG2
PWM0TG3
PWM0TG4
PWM0TG5
PWM1TG0
PWM1TG1
PWM1TG2
PWM1TG3
PWM1TG4
PWM1TG5
EXTREN (EADC_SCTL4[4])
EXTREN (EADC_SCTL4[5])
Figure 6.22-3 Sample Module 4~15 Block Diagram
Sample module 16~18 can convert internal channel (V
BG
, V
TEMP
, V
BAT
) and can be triggered by user
write SWTRGn (EADC_SWTRG[n], n = 16~18). The Figure 6.22-4 shows the sample module 16~18.
Sample Module
16
Sample Module
18
ADC Sample
and Priority
control Logic
Sample
Module 16
Result
Register
DAT16
SWTRG
(EADC_SWTRG[16])
EOC16
Figure 6.22-4 Sample Module 16~18 Block Diagram
The ADC conversion trigger sources in sample module 0~15 are listed below: