
M451
May. 4, 2018
Page
408
of
1006
Rev.2.08
M4
51
S
E
RI
E
S
T
E
CH
NICA
L RE
F
E
R
E
NC
E
M
A
NU
A
L
PDMA Time-out Counter Ch1 and Ch0 Register (PDMA_TOC0_1) (M45xD/M45xC Only)
Register
Offset
R/W Description
Reset Value
PDMA_TOC0_1
P 0x440
R/W
PDMA Time-out Counter Ch1 and Ch0 Register
(M45xD/M45xC Only)
0xFFFF_FFFF
31
30
29
28
27
26
25
24
TOC1
23
22
21
20
19
18
17
16
TOC1
15
14
13
12
11
10
9
8
TOC0
7
6
5
4
3
2
1
0
TOC0
Bits
Description
[31:16]
TOC1
Time-out Counter for Channel 1
This controls the period of time-out function for channel 1. The calculation unit is based
on 10 kHz clock.
[15:0]
TOC0
Time-out Counter for Channel 0
This controls the period of time-out function for channel 0. The calculation unit is based
on 10 kHz clock.