
M451
May. 4, 2018
Page
724
of
1006
Rev.2.08
M4
51
S
E
RI
E
S
T
E
CH
NICA
L RE
F
E
R
E
NC
E
M
A
NU
A
L
I
2
C Clock Divided Register (I2C_CLKDIV)
Register
Offset
R/W
Description
Reset Value
I2C_CLKDIV
0x10
R/W
I
2
C Clock Divided Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
7
6
5
4
3
2
1
0
DIVIDER
Bits
Description
[31:8]
Reserved
Reserved.
[7:0]
DIVIDER
I
2
C Clock Divided
Indicates the I
2
C clock rate: Data Baud Rate of I
2
C = (system clock) / (4x
(I2C1)).
Note:
The minimum value of I2C_CLKDIV is 4.