
M451
May. 4, 2018
Page
501
of
1006
Rev.2.08
M4
51
S
E
RI
E
S
T
E
CH
NICA
L RE
F
E
R
E
NC
E
M
A
NU
A
L
PWM Pin Polar Inverse Control (PWM_POLCTL)
Register
Offset
R/W
Description
Reset Value
PWM_POLCT
L
0xD4
R/W
PWM Pin Polar Inverse Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
7
6
5
4
3
2
1
0
Reserved
PINV5
PINV4
PINV3
PINV2
PINV1
PINV0
Bits
Description
[31:6]
Reserved
Reserved.
[5:0]
PINVn
PWM PIN Polar Inverse Control Bits
The register controls polarity state of PWM output. Each bit n controls the
corresponding PWM channel n.
0 = PWM output polar inverse Disabled.
1 = PWM output polar inverse Enabled.