
M451
May. 4, 2018
Page
506
of
1006
Rev.2.08
M4
51
S
E
RI
E
S
T
E
CH
NICA
L RE
F
E
R
E
NC
E
M
A
NU
A
L
PWM Interrupt Enable Register 1 (PWM_INTEN1)
Register
Offset
R/W
Description
Reset Value
PWM_INTEN1
0xE4
R/W
PWM Interrupt Enable Register 1
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
Reserved
BRKLIEN4_5 BRKLIEN2_3 BRKLIEN0_1
7
6
5
4
3
2
1
0
Reserved
BRKEIEN4_5 BRKEIEN2_3 BRKEIEN0_1
Bits
Description
[31:11]
Reserved
Reserved.
[10]
BRKLIEN4_5
PWM Level-detect Brake Interrupt Enable Bit for Channel4/5 (Write Protect)
0 = Level-detect Brake interrupt for channel4/5 Disabled.
1 = Level-detect Brake interrupt for channel4/5 Enabled.
Note:
This register is write protected. Refer to SYS_REGLCTL register.
[9]
BRKLIEN2_3
PWM Level-detect Brake Interrupt Enable Bit for Channel2/3 (Write Protect)
0 = Level-detect Brake interrupt for channel2/3 Disabled.
1 = Level-detect Brake interrupt for channel2/3 Enabled.
Note:
This register is write protected. Refer to SYS_REGLCTL register.
[8]
BRKLIEN0_1
PWM Level-detect Brake Interrupt Enable Bit for Channel0/1 (Write Protect)
0 = Level-detect Brake interrupt for channel0/1 Disabled.
1 = Level-detect Brake interrupt for channel0/1 Enabled.
Note:
This register is write protected. Refer to SYS_REGLCTL register.
[7:3]
Reserved
Reserved.
[2]
BRKEIEN4_5
PWM Edge-detect Brake Interrupt Enable Bit for Channel4/5 (Write Protect)
0 = Edge-detect Brake interrupt for channel4/5 Disabled.
1 = Edge-detect Brake interrupt for channel4/5 Enabled.
Note:
This register is write protected. Refer to SYS_REGLCTL register.
[1]
BRKEIEN2_3
PWM Edge-detect Brake Interrupt Enable Bit for Channel2/3 (Write Protect)
0 = Edge-detect Brake interrupt for channel2/3 Disabled.
1 = Edge-detect Brake interrupt for channel2/3 Enabled.
Note:
This register is write protected. Refer to SYS_REGLCTL register.
[0]
BRKEIEN0_1
PWM Edge-detect Brake Interrupt Enable Bit for Channel0/1 (Write Protect)
0 = Edge-detect Brake interrupt for channel0/1 Disabled.
1 = Edge-detect Brake interrupt for channel0/1 Enabled.
Note:
This register is write protected. Refer to SYS_REGLCTL register.